# 256K (32K x 8) Static RAM #### **Features** ■ Temperature Ranges □ Commercial: 0°C to 70°C □ Industrial: −40°C to 85°C □ Automotive-A: −40°C to 85°C □ Automotive-E: −40°C to 125°C ■ Speed: 70 ns ■ Low Voltage Range: 2.7V to 3.6V ■ Low Active Power and Standby Power ■ Easy Memory Expansion with CE and OE Features ■ TTL Compatible Inputs and Outputs ■ Automatic Power Down when Deselected ■ CMOS for Optimum Speed and Power Available in Standard Pb-free and non Pb-free 28-Pin (300-mil) Narrow SOIC, 28-Pin TSOP-I, and 28-Pin Reverse TSOP-I Packages # **Functional Description** The CY62256VN<sup>[1]</sup> family is composed of two high performance CMOS static RAM's organized as 32K words by 8 bits. Easy memory expansion is provided by an <u>active LOW</u> chip enable (CE) and active LOW output enable (OE) and tristate drivers. These devices have an automatic power down feature, reducing the power consumption by over 99% when deselected. An active LOW write enable signal (WE) <u>con</u>trols <u>the</u> writing/reading operation of the memory. When CE and WE inputs are both LOW, data on the eight data input/output pins (I/O $_0$ through I/O $_7$ ) is written into the memory location addressed by the address present on the address pins (A $_0$ through A $_14$ ). Reading the device is <u>ac</u>complished by selecting the <u>device</u> and enabling the outputs, CE and OE active LOW, while WE remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins are present on the eight data input/output pins. The input/output pins remain in a high impedance state unless the chip is selected, outputs are enabled, and write enable (WE) is HIGH. #### Note <sup>1.</sup> For best practice recommendations, refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com. ### **Product Portfolio** | | V | . Pango ( | · · · · · · · · · · · · · · · · · · · | Power Dissipation | | | | | |-------------|---------------|-----------|---------------------------------------|-------------------|---------------------------------------|----|--------------------|-----------------------| | Product | Product Range | | <sub>CC</sub> Range ( | , <b>v</b> ) | Operating, I <sub>CC</sub> (mA) Stand | | | I <sub>SB2</sub> (μA) | | | | Min | Typ <sup>[2]</sup> | Max | Typ <sup>[2]</sup> Max | | Typ <sup>[2]</sup> | Max | | CY62256VNLL | Com'l | 2.7 | 3.0 | 3.6 | 11 | 30 | 0.1 | 5 | | CY62256VNLL | Ind'l | 2.7 | 3.0 | 3.6 | 11 | 30 | 0.1 | 10 | | CY62256VNLL | Automotive-A | 2.7 | 3.0 | 3.6 | 11 | 30 | 0.1 | 10 | | CY62256VNLL | Automotive-E | 2.7 | 3.0 | 3.6 | 11 | 30 | 0.1 | 130 | # **Pin Configurations** #### **Pin Definitions** | Pin Number | Туре | Description | |-----------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1–10, 21, 23–26 | Input | A <sub>0</sub> -A <sub>14</sub> . Address Inputs | | 11–13, 15–19 | Input/Output | I/O <sub>0</sub> -I/O <sub>7</sub> . Data lines. Used as input or output lines depending on operation | | 27 | Input/Control | WE. When selected LOW, a WRITE is conducted. When selected HIGH, a READ is conducted | | 20 | Input/Control | CE. When LOW, selects the chip. When HIGH, deselects the chip | | 22 | Input/Control | OE. Output Enable. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins | | 14 | Ground | GND. Ground for the device | | 28 | Power Supply | V <sub>CC</sub> . Power supply for the device | #### Note Document #: 001-06512 Rev. \*B <sup>2.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC</sub> Typ, T<sub>A</sub> = 25°C, and t<sub>AA</sub> = 70 ns. # **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. | Static Discharge Voltage | > 2001V | |--------------------------------|----------| | (per MIL-STD-883, Method 3015) | | | Latch-up Current | > 200 mA | # **Operating Range** | Device | Range | Ambient<br>Temperature<br>(T <sub>A</sub> ) <sup>[4]</sup> | V <sub>cc</sub> | |-----------|--------------|------------------------------------------------------------|-----------------| | CY62256VN | Commercial | 0°C to +70°C | 2.7V to 3.6V | | | Industrial | -40°C to +85°C | | | | Automotive-A | -40°C to +85°C | | | | Automotive-E | -40°C to +125°C | | # **Electrical Characteristics** Over the Operating Range | Parameter | Decerintian | Toot Condition | Test Conditions -70 | | | | Unit | |------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------|--------------------|-----|------------------------|------| | Farailletei | Description | rest Condition | Min | Typ <sup>[2]</sup> | Max | Jiii | | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = −1.0 mA | V <sub>CC</sub> = 2.7V | 2.4 | | | V | | $V_{OL}$ | Output LOW Voltage | I <sub>OL</sub> = 2.1 mA | V <sub>CC</sub> = 2.7V | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.2 | | V <sub>CC</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage | | | -0.5 | | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_{IN} \le V_{CC}$ | Com'I/Ind'I/Auto-A | -1 | | +1 | μА | | | | | Auto-E | -10 | | +10 | μА | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_{IN} \le V_{CC}$ , Output | Com'I/Ind'I/Auto-A | -1 | | +1 | μА | | | | Disabled | Auto-E | -10 | | +10 | μА | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC} = 3.6V, I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC}$ | All Ranges | | 11 | 30 | mA | | I <sub>SB1</sub> | Automatic CE Power<br>Down Current -<br>TTL Inputs | $V_{CC} = 3.6V, \overline{CE} \ge V_{IH},$<br>$V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}, f = f_{MAX}$ | All Ranges | | 100 | 300 | μА | | I <sub>SB2</sub> | Automatic CE Power | $V_{CC} = 3.6V, \overline{CE} \ge V_{CC} - 0.3V$ | Com'l | | 0.1 | 5 | μА | | | Down Current- CMOS Inputs | $V_{IN} \ge V_{CC} - 0.3V \text{ or } V_{IN} \le 0.3V,$<br>f = 0 | Ind'I/Auto-A | | | 10 | | | | mpato | | Auto-E | | | 130 | | #### Notes <sup>3.</sup> $V_{\rm IL}$ (min) = -2.0V for pulse durations of less than 20 ns. <sup>4.</sup> T<sub>A</sub> is the "Instant-On" case temperature. # Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V$ | 8 | pF | ## Thermal Resistance<sup>[5]</sup> | Parameter | Description | Test Conditions | SOIC | TSOPI | RTSOPI | Unit | |---------------|------------------------------------------|------------------------------------------------------------------------|-------|-------|--------|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 68.45 | 87.62 | 87.62 | °C/W | | ΘJC | Thermal Resistance (Junction to Case) | | 26.94 | 23.73 | 23.73 | °C/W | Figure 1. AC Test Loads and Waveforms | Parameter | Value | Units | |-----------|-------|-------| | R1 | 1100 | Ohms | | R2 | 1500 | Ohms | | RTH | 645 | Ohms | | VTH | 1.750 | Volts | # Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions <sup>[6]</sup> | | Min | <b>Typ</b> <sup>[2]</sup> | Max | Unit | |---------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|---------------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | | 1.4 | | | V | | I <sub>CCDR</sub> | Data Retention Current | $\frac{V_{CC}}{V_{CC}} = 1.4V$ | Com'l | | 0.1 | 3 | μΑ | | | | $\begin{split} &\frac{V_{CC}}{CE} = 1.4 \text{V}, \\ &CE \geq V_{CC} - 0.3 \text{V}, \\ &V_{IN} \geq V_{CC} - 0.3 \text{V} \\ &\text{or } V_{IN} \leq 0.3 \text{V} \end{split}$ | Ind'I/Auto-A | | | 6 | | | | | or V <sub>IN</sub> ≤ 0.3V | Auto-E | | | 50 | | | t <sub>CDR</sub> <sup>[6]</sup> | Chip Deselect to Data<br>Retention Time | | | 0 | | | ns | | t <sub>R</sub> <sup>[5]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | | ns | Figure 2. Data Retention Waveform #### Notes - 5. Tested initially and after any design or process changes that may affect these parameters. 6. No input may exceed V<sub>CC</sub> + 0.3V. # Switching Characteristics Over the Operating Range<sup>[7]</sup> | Donomotor | Description | CY6225 | 56VN-70 | Unit | | |---------------------------------|-------------------------------------|----------|---------|------|--| | Parameter | Description | Min | Min Max | | | | Read Cycle | · | | | • | | | t <sub>RC</sub> | Read Cycle Time | 70 | | ns | | | t <sub>AA</sub> | Address to Data Valid | | 70 | ns | | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | ns | | | t <sub>ACE</sub> | CE LOW to Data Valid | | 70 | ns | | | t <sub>DOE</sub> | OE LOW to Data Valid | | 35 | ns | | | t <sub>LZOE</sub> | OE LOW to Low-Z <sup>[8]</sup> | 5 | | ns | | | t <sub>HZOE</sub> | OE HIGH to High-Z <sup>[8, 9]</sup> | | 25 | ns | | | t <sub>LZCE</sub> | CE LOW to Low-Z <sup>[8]</sup> | 10 | | ns | | | t <sub>HZCE</sub> | CE HIGH to High-Z <sup>[8, 9]</sup> | | 25 | ns | | | t <sub>PU</sub> | CE LOW to Power Up | 0 | | ns | | | t <sub>PD</sub> | CE HIGH to Power Down | | 70 | ns | | | Write Cycle <sup>[10, 11]</sup> | · | <u>.</u> | | | | | t <sub>WC</sub> | Write Cycle Time | 70 | | ns | | | t <sub>SCE</sub> | CE LOW to Write End | 60 | | ns | | | t <sub>AW</sub> | Address Setup to Write End | 60 | | ns | | | t <sub>HA</sub> | Address Hold from Write End | 0 | | ns | | | t <sub>SA</sub> | Address Setup to Write Start | 0 | | ns | | | t <sub>PWE</sub> | WE Pulse Width | 50 | | ns | | | t <sub>SD</sub> | Data Setup to Write End | 30 | | ns | | | t <sub>HD</sub> | Data Hold from Write End | 0 | | ns | | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[8, 9]</sup> | | 25 | ns | | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[8]</sup> | 10 | | ns | | #### Notes Test conditions assume signal transition time of 5 ns or less timing reference levels of V<sub>CC</sub>/2, input pulse levels of 0 to V<sub>CC</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 100-pF load capacitance. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in (b) of <u>AC</u> Test Loads. Transition is measured ± 200 mV from steady-state voltage. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. ## **Switching Waveforms** Figure 3. Read Cycle No. 1<sup>[12, 13]</sup> Figure 4. Read Cycle No. 2<sup>[13, 14]</sup> Figure 5. Write Cycle No. 1 (WE Controlled)[10, 15, 16] - 12. Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . - 13. WE is HIGH for read cycle. - 14. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. - 15. Data I/O is high impedance if $\overline{\text{OE}} = \text{V}_{\text{IH}}$ . 16. If $\overline{\text{CE}}$ goes HIGH simultaneously with WE HIGH, the output remains in a high impedance state. - 17. During this period, the I/Os are in output state and input signals should not be applied. # Switching Waveforms (continued) Figure 6. Write Cycle No. 2 (CE Controlled)[10, 15, 16] Figure 7. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)[11, 16] # **Typical DC and AC Characteristics** **OUTPUT VOLTAGE (V)** # Typical DC and AC Characteristics (continued) ## **Truth Table** | CE | WE | OE | Inputs/Outputs | Mode | Power | |----|----|----|----------------|---------------------------|----------------------------| | Н | Х | Х | High-Z | Deselect/Power Down | Standby (I <sub>SB</sub> ) | | L | Н | L | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L | Х | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High-Z | Deselect, Output Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|--------------------|--------------------|----------------------------------------|--------------------| | 70 | CY62256VNLL-70SNC | 51-85092 | 28-Pin (300-mil) Narrow SOIC | Commercial | | | CY62256VNLL-70SNXC | | 28-Pin (300-mil) Narrow SOIC (Pb-Free) | | | | CY62256VNLL-70ZC | 51-85071 | 28-Pin TSOP I | | | | CY62256VNLL-70ZXC | | 28-Pin TSOP I (Pb-Free) | | | | CY62256VNLL-70SNXI | 51-85092 | 28-Pin (300-mil) Narrow SOIC (Pb-Free) | Industrial | | | CY62256VNLL-70ZI | 51-85071 | 28-Pin TSOP I | | | | CY62256VNLL-70ZXI | | 28-Pin TSOP I (Pb-Free) | | | | CY62256VNLL-70ZRI | 51-85074 | 28-Pin Reverse TSOP I | | | | CY62256VNLL-70ZRXI | | 28-Pin Reverse TSOP I (Pb-Free) | | | | CY62256VNLL-70ZXA | 51-85071 | 28-Pin TSOP I (Pb-Free) | Automotive-A | | | CY62256VNLL-70SNXE | 51-85092 | 28-Pin (300-mil) Narrow SOIC (Pb-Free) | Automotive-E | | | CY62256VNLL-70ZXE | 51-85071 | 28-Pin TSOP I (Pb-Free) | | | | CY62256VNLL-70ZRXE | 51-85074 | 28-Pin Reverse TSOP I (Pb-Free) | | Contact your local Cypress sales representative for availability of other parts # **Package Diagrams** Figure 8. 28-Pin (300-mil) SNC (Narrow Body) (51-85092) Figure 9. 28-Pin TSOP 1 (8 x 13.4 mm) (51-85071) NDTE: ORIENTATION I.D MAY BE LOCATED EITHER AS SHOWN IN OPTION 1 OR OPTION 2 $\begin{array}{c} \text{DIMENSION IN MM} \\ \frac{\text{MAX.}}{\text{MIN.}} \end{array}$ 51-85071-\*G Figure 10. 28-Pin Reverse TSOP 1 (8 x 13.4 mm) (51-85074) NOTE: ORIENTATION ID MAY BE LOCATED EITHER AS SHOWN IN OPTION 1 OR OPTION 2 ## **Document History Page** | Document Title: CY62256VN 256K (32K x 8) Static RAM Document Number: 001-06512 | | | | | |--------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | ** | 426504 | See ECN | NXR | New Data Sheet | | *A | 488954 | See ECN | | Added Automotive product Updated ordering Information table | | *B | 2769239 | 09/25/09 | VKN/AESA | Corrected V <sub>IL</sub> description in the Electrical Characteristics table | ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturers representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. #### **Products** PSoC psoc.cypress.com Clocks & Buffers clocks.cypress.com Wireless wireless.cypress.com Memories memory.cypress.com Image Sensors image.cypress.com © Cypress Semiconductor Corporation, 2006-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 001-06512 Rev. \*B Revised September 25, 2009 Page 13 of 13 All products and company names mentioned in this document may be the trademarks of their respective holders.