# Freescale Semiconductor Data Sheet MPC5200 Rev. 4, 01/2005 # MPC5200 Data Sheet #### **NOTE** The information in this document is subject to change. For the latest data on the MPC5200, visit www.freescale.com and proceed to the MPC5200 Product Summary Page. # 1 Overview The MPC5200 integrates a high performance MPC603e series G2\_LE core with a rich set of peripheral functions focused on communications and systems integration. The G2\_LE core design is based on the PowerPC<sup>TM</sup> core architecture. MPC5200 incorporates an innovative BestComm I/O subsystem, which isolates routine maintenance of peripheral functions from the embedded G2\_LE core. The MPC5200 contains a SDRAM/DDR Memory Controller, a flexible External Bus Interface, PCI Controller, USB, ATA, Ethernet, six Programmable Serial Controllers (PSC), I<sup>2</sup>C, SPI, CAN, J1850, Timers, and GPIOs. #### **Table of Contents** | 1 | Ove | erview | |---|-----|--------------------------------------------| | 2 | Fea | atures | | 3 | Ele | ctrical and Thermal Characteristics 6 | | | 3.1 | DC Electrical Characteristics 6 | | | 3.2 | Oscillator and PLL Electrical | | | | Characteristics | | | 3.3 | AC Electrical Characteristics 14 | | 4 | Pag | ckage Description64 | | | 4.1 | Package Parameters 64 | | | 4.2 | | | | 4.3 | Pinout Listings 66 | | 5 | Sys | stem Design Information | | | 5.1 | Power UP/Down Sequencing 71 | | | 5.2 | System and CPU Core AVDD power | | | | supply filtering | | | 5.3 | Pull-up/Pull-down Resistor Requirements 73 | | | 5.4 | JTAG | | 6 | Orc | lering Information79 | | 7 | | cument Revision History79 | | | | | "Definitive Data: Freescale reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products." © Freescale Semiconductor, Inc., 2005, 2006. All rights reserved. #### **Features** # 2 Features Key features are shown below. - MPC603e series G2 LE core - Superscalar architecture - 760 MIPS at 400 MHz (-40 to +85 °C) - 16 k Instruction cache, 16 k Data cache - Double precision FPU - Instruction and Data MMU - Standard and Critical interrupt capability - SDRAM / DDR Memory Interface - up to 132-MHz operation - SDRAM and DDR SDRAM support - 256-MByte addressing range per CS, two CS available - 32-bit data bus - Built-in initialization and refresh - Flexible multi-function External Bus Interface - Supports interfacing to ROM/Flash/SRAM memories or other memory mapped devices - 8 programmable Chip Selects - Non multiplexed data access using 8/16/32 bit databus with up to 26-bit address - Short or Long Burst capable - Multiplexed data access using 8/16/32 bit databus with up to 25-bit address - Peripheral Component Interconnect (PCI) Controller - Version 2.2 PCI compatibility - PCI initiator and target operation - 32-bit PCI Address/Data bus - 33- and 66-MHz operation - PCI arbitration function - ATA Controller - Version 4 ATA compatible external interface—IDE Disk Drive connectivity - BestComm DMA subsystem - Intelligent virtual DMA Controller - Dedicated DMA channels to control peripheral reception and transmission - Local memory (SRAM 16 kBytes) - 6 Programmable Serial Controllers (PSC), configurable for the following: - UART or RS232 interface - CODEC interface for Soft Modem, Master/Slave CODEC Mode, I<sup>2</sup>S and AC97 - Full duplex SPI mode - IrDA mode from 2400 bps to 4 Mbps - Fast Ethernet Controller (FEC) - Supports 100Mbps IEEE 802.3 MII, 10 Mbps IEEE 802.3 MII, 10 Mbps 7-wire interface - Universal Serial Bus Controller (USB) - USB Revision 1.1 Host - Open Host Controller Interface (OHCI) - Integrated USB Hub, with two ports. - Two Inter-Integrated Circuit Interfaces (I<sup>2</sup>C) - Serial Peripheral Interface (SPI) - Dual CAN 2.0 A/B Controller (MSCAN) - —Freescale Scalable Controller Area Network (FSCAN) architecture - Implementation of version 2.0A/B CAN protocol - Standard and extended data frames - J1850 Byte Data Link Controller (BDLC) - J1850 Class B data communication network interface compatible and ISO compatible for low speed (<125 kbps) serial data communications in automotive applications. - Supports 4X mode, 41.6 kbps - In-frame response (IFR) types 0, 1, 2, and 3 supported - Systems level features - Interrupt Controller supports four external interrupt request lines and 47 internal interrupt sources - GPIO/Timer functions - Up to 56 total GPIO pins (depending on functional multiplexing selections) that support a variety of interrupt/WakeUp capabilities. - Eight GPIO pins with timer capability supporting input capture, output compare, and pulse width modulation (PWM) functions - Real-time Clock with one-second resolution - Systems Protection (watch dog timer, bus monitor) - Individual control of functional block clock sources - Power management: Nap, Doze, Sleep, Deep Sleep modes - Support of WakeUp from low power modes by different sources (GPIO, RTC, CAN) #### **Features** - Test/Debug features - JTAG (IEEE 1149.1 test access port) - Common On-chip Processor (COP) debug port - On-board PLL and clock generation Figure 1 shows a simplified MPC5200 block diagram. Figure 1. Simplified Block Diagram—MPC5200 ## 3.1 DC Electrical Characteristics # 3.1.1 Absolute Maximum Ratings The tables in this section describe the MPC5200 DC Electrical characteristics. Table 1 gives the absolute maximum ratings. Table 1. Absolute Maximum Ratings<sup>1</sup> | Characteristic | Symbol | Min | Max | Unit | SpecID | |--------------------------------------------------|-----------------------|------|---------------------|------|--------| | Supply voltage - G2_LE core and peripheral logic | VDD_CORE | -0.3 | 1.8 | V | D1.1 | | Supply voltage - I/O buffers | VDD_IO,<br>VDD_MEM_IO | -0.3 | 3.6 | V | D1.2 | | Supply voltage - System APLL | SYS_PLL_AVDD | -0.3 | 2.1 | V | D1.3 | | Supply voltage - G2_LE APLL | CORE_PLL_AVDD | -0.3 | 2.1 | V | D1.4 | | Input voltage (VDD_IO) | Vin | -0.3 | VDD_IO + 0.3 | V | D1.5 | | Input voltage (VDD_MEM_IO) | Vin | -0.3 | VDD_MEM_IO<br>+ 0.3 | V | D1.6 | | Input voltage overshoot | Vinos | _ | 1.0 | V | D1.7 | | Input voltage undershoot | Vinus | _ | 1.0 | V | D1.8 | | Storage temperature range | Tstg | -55 | 150 | °С | D1.9 | NOTES: # 3.1.2 Recommended Operating Conditions Table 2 gives the recommended operating conditions. **Table 2. Recommended Operating Conditions** | Characteristic | Symbol | Min <sup>1</sup> | Max <sup>(1)</sup> | Unit | SpecID | |--------------------------------------------------|---------------------------|------------------|---------------------------|------|--------| | Supply voltage - G2_LE core and peripheral logic | VDD_CORE | 1.42 | 1.58 | V | D2.1 | | Supply voltage - standard I/O buffers | VDD_IO | 3.0 | 3.6 | V | D2.2 | | Supply voltage - memory I/O buffers (SDR) | VDD_MEM_IO <sub>SDR</sub> | 3.0 | 3.6 | V | D2.3 | | Supply voltage - memory I/O buffers (DDR) | VDD_MEM_IO <sub>DDR</sub> | 2.42 | 2.63 | V | D2.4 | | Supply voltage - System APLL | SYS_PLL_AVDD | 1.42 | 1.58 | V | D2.5 | | Supply voltage - G2_LE APLL | CORE_PLL_AVDD | 1.42 | 1.58 | V | D2.6 | | Input voltage - standard I/O buffers | Vin | 0 | VDD_IO | V | D2.7 | | Input voltage - memory I/O buffers (SDR) | Vin <sub>SDR</sub> | 0 | VDD_MEM_IO <sub>SDR</sub> | V | D2.8 | Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage. | Characteristic | Symbol | Min <sup>1</sup> | Max <sup>(1)</sup> | Unit | SpecID | |-----------------------------------------------------------|--------------------|------------------|---------------------------|------|--------| | Input voltage - memory I/O buffers (DDR) | Vin <sub>DDR</sub> | 0 | VDD_MEM_IO <sub>DDR</sub> | V | D2.9 | | Ambient operating temperature range <sup>2</sup> | T <sub>A</sub> | -40 | +85 | °C | D2.10 | | Extended ambient operating temperature range <sup>3</sup> | T <sub>Aext</sub> | -40 | +105 | °C | D2.11 | | Die junction operating temperature range | Tj | -40 | +115 | °C | D2.12 | | Extended die junction operating temperature range | Tjext | -40 | +125 | °C | D2.13 | # NOTES: # 3.1.3 DC Electrical Specifications Table 3 gives the DC Electrical characteristics for the MPC5200 at recommended operating conditions (see Table 2). **Table 3. DC Electrical Specifications** | Characteristic | Condition | Symbol | Min | Max | Unit | SpecID | |-----------------------------------------------------------|-----------------------------------------------|------------------|-----|-----|------|--------| | Input high voltage Input type = TTL VDD_IO/VDD_MEM_IO_SDR | | V <sub>IH</sub> | 2.0 | _ | V | D3.1 | | Input high voltage | Input type = TTL<br>VDD_MEM_IO <sub>DDR</sub> | V <sub>IH</sub> | 1.7 | _ | V | D3.2 | | Input high voltage | Input type = PCI<br>VDD_IO | V <sub>IH</sub> | 2.0 | _ | V | D3.3 | | Input high voltage | Input type = SCHMITT<br>VDD_IO | V <sub>IH</sub> | 2.0 | _ | V | D3.4 | | Input high voltage | SYS_XTAL_IN | CV <sub>IH</sub> | 2.0 | _ | V | D3.5 | | Input high voltage | RTC_XTAL_IN | CVIH | 2.0 | _ | V | D3.6 | | Input low voltage | | V <sub>IL</sub> | _ | 0.8 | V | D3.7 | | Input low voltage Input type = TTL VDD_MEM_IO_DDR | | V <sub>IL</sub> | _ | 0.7 | V | D3.8 | | Input low voltage Input type = PCI VDD_IO | | V <sub>IL</sub> | _ | 0.8 | V | D3.9 | | Input low voltage Input type = SCHMITT VDD_IO | | V <sub>IL</sub> | _ | 0.8 | V | D3.10 | | Input low voltage | SYS_XTAL_IN | CV <sub>IL</sub> | _ | 0.8 | V | D3.11 | | Input low voltage | RTC_XTAL_IN | CV <sub>IL</sub> | _ | 0.8 | V | D3.12 | <sup>&</sup>lt;sup>1</sup> These are recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed. Maximum G2\_LE core operating frequency is 400 MHz Maximum G2\_LE core operating frequency is 264 MHz **Table 3. DC Electrical Specifications (continued)** | Characteristic | Condition | Symbol | Min | Max | Unit | SpecID | |------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------|------|-------------|------|--------| | Input leakage current | Vin = 0 or<br>VDD_IO/VDD_IO_MEM <sub>SDR</sub> | I <sub>IN</sub> | _ | <u>+</u> 10 | μΑ | D3.13 | | | (depending on input type ) | | | | | | | Input leakage current | SYS_XTAL_IN<br>Vin = 0 or VDD_IO | I <sub>IN</sub> | _ | <u>+</u> 10 | μА | D3.14 | | Input leakage current | RTC_XTAL_IN<br>Vin = 0 or VDD_IO | I <sub>IN</sub> | _ | ±10 | μА | D3.15 | | Input current, pullup resistor | PULLUP<br>VDD_IO<br>Vin = 0 | I <sub>INpu</sub> | 40 | 109 | μА | D3.16 | | Input current, pullup resistor -<br>memory I/O buffers | PULLUP_MEM<br>VDD_IO_MEM <sub>SDR</sub><br>Vin = 0 | I <sub>INpu</sub> | 41 | 111 | μА | D3.17 | | Input current, pulldown resistor PULLDOWN VDD_IO Vin = VDD_IO | | I <sub>INpd</sub> | 36 | 106 | μА | D3.18 | | Output high voltage | IOH is driver dependent <sup>2</sup><br>VDD_IO, VDD_IO_MEM <sub>SDR</sub> | V <sub>OH</sub> | 2.4 | _ | V | D3.19 | | Output high voltage | IOH is driver dependent <sup>2</sup><br>VDD_IO_MEM <sub>DDR</sub> | V <sub>OHDDR</sub> | 1.7 | _ | V | D3.20 | | Output low voltage | IOL is driver dependent <sup>2</sup><br>VDD_IO, VDD_IO_MEM <sub>SDR</sub> | V <sub>OL</sub> | _ | 0.4 | V | D3.21 | | Output low voltage | IOL is driver dependent <sup>2</sup><br>VDD_IO_MEM <sub>DDR</sub> | V <sub>OLDDR</sub> | _ | 0.4 | V | D3.22 | | DC Injection Current Per Pin <sup>3</sup> | | I <sub>CS</sub> | -1.0 | 1.0 | mA | D3.23 | | Capacitance | Vin = 0V, f = 1 MHz | C <sub>in</sub> | _ | 15 | pF | D3.24 | #### NOTES: Table 4. Drive Capability of MPC5200 Output Pins | Driver Type | Supply Voltage | I <sub>ОН</sub> | I <sub>OL</sub> | Unit | SpecID | |-------------|----------------|-----------------|-----------------|------|--------| | DRV4 | VDD_IO = 3.3V | 4 | 4 | mA | D3.25 | | DRV8 | VDD_IO = 3.3V | 8 | 8 | mA | D3.26 | Leakage current is measured with output drivers disabled and pull-up/pull-downs inactive. <sup>&</sup>lt;sup>2</sup> See Table 4 for the typical drive capability of a specific signal pin based on the type of output driver associated with that pin as listed in Table 52. <sup>&</sup>lt;sup>3</sup> All injection current is transferred to VDD\_IO/VDD\_IO\_MEM. An external load is required to dissipate this current to maintain the power supply within the specified voltage range. Total injection current for all digital input-only and all digital input/output pins must not exceed 10 mA. Exceeding this limit can cause disruption of normal operation. | Driver Type | Supply Voltage | I <sub>OH</sub> | I <sub>OL</sub> | Unit | SpecID | |-------------|-------------------|-----------------|-----------------|------|--------| | DRV8_OD | VDD_IO = 3.3V | - | 8 | mA | D3.27 | | DRV16_MEM | VDD_IO_MEM = 3.3V | 16 | 16 | mA | D3.28 | | DRV16_MEM | VDD_IO_MEM = 2.5V | 16 | 16 | mA | D3.29 | | PCI | VDD_IO = 3.3V | 16 | 16 | mA | D3.30 | Table 4. Drive Capability of MPC5200 Output Pins (continued) # 3.1.4 Electrostatic Discharge #### **CAUTION** This device contains circuitry that protects against damage due to high-static voltage or electrical fields. However, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages. Operational reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (i.e., either GND or $V_{CC}$ ). Table 7 gives package thermal characteristics for this device. **Table 5. ESD and Latch-Up Protection Characteristics** | Sym | Rating | Min | Max | Unit | SpecID | |------------------|------------------------------------------------------------|--------------|-----|------|--------| | V <sub>HBM</sub> | Human Body Model (HBM)—JEDEC JESD22-A114-B | 2000 | _ | V | D4.1 | | V <sub>MM</sub> | Machine Model (MM)—JEDEC JESD22-A115 | 200 | _ | V | D4.2 | | V <sub>CDM</sub> | Charge Device Model (CDM)—JEDEC JESD22-C101 | 500 | _ | V | D4.3 | | I <sub>LAT</sub> | Latch-up Current at T <sub>A</sub> =85°C positive negative | +100<br>-100 | _ | mA | D4.4 | | I <sub>LAT</sub> | Latch-up Current at T <sub>A</sub> =27°C positive negative | +200<br>-200 | _ | mA | D4.5 | # 3.1.5 Power Dissipation Power dissipation of the MPC5200 is caused by 3 different components: the dissipation of the internal or core digital logic (supplied by VDD\_CORE), the dissipation of the analog circuitry (supplied by SYS\_PLL\_AVDD and CORE\_PLL\_AVDD) and the dissipation of the IO logic (supplied by VDD\_IO\_MEM and VDD\_IO). Table 6 details typical measured core and analog power dissipation figures for a range of operating modes. However, the dissipation due to the switching of the IO pins can not be given in general, but must be calculated by the user for each application case using the following formula $$P_{IO} = P_{IOint} + \sum_{M} N \times C \times VDD_{IO}^2 \times f$$ MPC5200 Data Sheet, Rev. 4 where N is the number of output pins switching in a group M, C is the capacitance per pin, VDD\_IO is the IO voltage swing, f is the switching frequency and PIOint is the power consumed by the unloaded IO stage. The total power consumption of the MPC5200 processor must not exceed the value, which would cause the maximum junction temperature to be exceeded. $$P_{total} = P_{core} + P_{analog} + P_{IO}$$ **Table 6. Power Dissipation** | | Core Power S | Supply (VDD_CORE) | | | | | |----------------------------------------------------------------|-------------------------|--------------------------|------|-------|--------|--| | | SYS_XTAL/XLB/P | CI/IPG/CORE (MHz) | | | 1 | | | Mode | 33/66/33/33/264 | 33/132/66/132/396 | Unit | Notes | SpecID | | | | Тур | Тур | | | | | | Operational | 727.5 | 1080 | mW | 1,2 | D5.1 | | | Doze | _ | 600 | mW | 1,3 | D5.2 | | | Nap | _ | 225 | mW | 1,4 | D5.3 | | | Sleep | _ | 225 | mW | 1,5 | D5.4 | | | Deep-Sleep | 52.5 | 52.5 | mW | 1,6 | D5.5 | | | | PLL Power Supplies (SYS | _PLL_AVDD, CORE_PLL_AVDD | ) | • | | | | Mode | Т | 'ур | Unit | Notes | | | | Typical | Typical 2 | | | 7 | D5.6 | | | Unloaded I/O Power Supplies (VDD_IO, VDD_MEM_IO <sup>8</sup> ) | | | | | | | | Mode | Mode Тур | | Unit | Notes | | | | Typical | 33 | | | 9 | D5.7 | | #### NOTES: - 1 Typical core power is measured at VDD\_CORE = 1.5 V, Tj = 25 C - Operational power is measured while running an entirely cache-resident program with floating-point multiplication instructions in parallel with a continuous PCI transaction via BestComm. - Doze power is measured with the G2\_LE core in Doze mode, the system oscillator, System PLL and Core PLL are active, all other system modules are inactive - Nap power is measured with the G2\_LE core in Nap mode, the stem oscillator, System PLL and Core PLL are active, all other system modules are inactive - Sleep power is measured with the G2\_LE core in Sleep mode, the stem oscillator, System PLL and Core PLL are active, all other system modules are inactive - Deep-Sleep power is measured with the G2\_LE core in Sleep mode, the stem oscillator, System PLL, Core PLL and all other system modules are inactive - Typical PLL power is measured at SYS\_PLL\_AVDD = CORE\_PLL\_AVDD = 1.5 V, Tj = 25 C - <sup>8</sup> IO power figures given in the table represent the worst case scenario. For the mem\_io rail connected to 2.5V the IO power is expected to be lower and bounded by the worst case with VDD\_MEM\_IO connected to 3.3V. - Unloaded typical I/O power is measured in Deep-Sleep mode at VDD\_IO = VDD\_MEM\_IO\_SDR= 3.3 V, Tj = 25 C #### 3.1.6 Thermal Characteristics **Table 7. Thermal Resistance Data** | Rating | | | Value | Unit | Notes | SpecID | |-------------------------------------------|-------------------------|------------------|-------|------|-------|--------| | Junction to Ambient<br>Natural Convection | Single layer board (1s) | $R_{ heta JA}$ | 30 | °C/W | 1,2 | D6.1 | | Junction to Ambient<br>Natural Convection | Four layer board (2s2p) | $R_{\theta JMA}$ | 22 | °C/W | 1,3 | D6.2 | | Junction to Ambient (@200 ft/min) | Single layer board (1s) | $R_{\theta JMA}$ | 24 | °C/W | 1,3 | D6.3 | | Junction to Ambient (@200 ft/min) | Four layer board (2s2p) | $R_{\theta JMA}$ | 19 | °C/W | 1,3 | D6.4 | | Junction to Board | | $R_{\theta JB}$ | 14 | °C/W | 4 | D6.5 | | Junction to Case | | $R_{\theta JC}$ | 8 | °C/W | 5 | D6.6 | | Junction to Package Top | Natural Convection | $\Psi_{JT}$ | 2 | °C/W | 6 | D6.7 | #### NOTES: # 3.1.7 Heat Dissipation An estimation of the chip-junction temperature, $T_J$ , can be obtained from the following equation: $$T_{.1} = T_{\Delta} + (R_{\theta,1\Delta} \times P_{D})$$ Eqn. 1 where: $T_A$ = ambient temperature for the package (°C) $R_{\theta JA}$ = junction to ambient thermal resistance (°C/W) P<sub>D</sub> = power dissipation in package (W) The junction to ambient thermal resistance is an industry standard value, which provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board, and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is correct depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. <sup>&</sup>lt;sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. <sup>&</sup>lt;sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. Historically, the thermal resistance has frequently been expressed as the sum of a junction to case thermal resistance and a case to ambient thermal resistance: $$R_{\theta,I\Delta} = R_{\theta,IC} + R_{\theta C\Delta}$$ Eqn. 2 where: $R_{\theta JA}$ = junction to ambient thermal resistance (°C/W) $R_{\theta JC}$ = junction to case thermal resistance (°C/W) $R_{\theta CA}$ = case to ambient thermal resistance (°C/W) $R_{\theta JC}$ is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for ceramic packages with heat sinks where some 90% of the heat flow is through the case to the heat sink to ambient. For most packages, a better model is required. A more accurate thermal model can be constructed from the junction to board thermal resistance and the junction to case thermal resistance<sup>1-3</sup>. The junction to case covers the situation where a heat sink will be used or where a substantial amount of heat is dissipated from the top of the package. The junction to board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used for either hand estimations or for a computational fluid dynamics (CFD) thermal model. To determine the junction temperature of the device in the application after prototypes are available, the Thermal Characterization Parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$ Eqn. 3 where: T<sub>T</sub> = thermocouple temperature on top of package (°C) $\Psi_{JT}$ = thermal characterization parameter (°C/W) P<sub>D</sub> = power dissipation in package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned, so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over approximately one mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. ### 3.2 Oscillator and PLL Electrical Characteristics The MPC5200 System requires a system-level clock input SYS\_XTAL. This clock input may be driven directly from an external oscillator or with a crystal using the internal oscillator. There is a separate oscillator for the independent Real-Time Clock (RTC) system. The MPC5200 clock generation uses two phase locked loop (PLL) blocks. - The system PLL (SYS\_PLL) takes an external reference frequency and generates the internal system clock. The system clock frequency is determined by the external reference frequency and the settings of the SYS PLL configuration. - The G2\_LE core PLL (CORE\_PLL) generates a master clock for all of the CPU circuitry. The G2\_LE core clock frequency is determined by the system clock frequency and the settings of the CORE PLL configuration. # 3.2.1 System Oscillator Electrical Characteristics **Table 8. System Oscillator Electrical Characteristics** | Characteristic | Symbol | Notes | Min | Typical | Max | Unit | SpecID | |--------------------------|-----------------------|-------|------|---------|------|------|--------| | SYS_XTAL frequency | f <sub>sys_xtal</sub> | | 15.6 | 33.3 | 35.0 | MHz | 01.1 | | Oscillator start-up time | t <sub>up_osc</sub> | | _ | _ | 100 | μs | O1.2 | #### 3.2.2 RTC Oscillator Electrical Characteristics **Table 9. RTC Oscillator Electrical Characteristics** | Characteristic | Symbol | Notes | Min | Typical | Max | Unit | SpecID | |--------------------|-----------------------|-------|-----|---------|-----|------|--------| | RTC_XTAL frequency | f <sub>rtc_xtal</sub> | | _ | 32.768 | _ | kHz | O2.1 | # 3.2.3 System PLL Electrical Characteristics **Table 10. System PLL Specifications** | Characteristic | Symbol | Notes | Min | Typical | Max | Unit | SpecID | |-----------------------------|-----------------------|-------|------|---------|------|------|--------| | SYS_XTAL frequency | f <sub>sys_xtal</sub> | 1 | 15.6 | 33.3 | 35.0 | MHz | O3.1 | | SYS_XTAL cycle time | T <sub>sys_xtal</sub> | (1) | 66.6 | 30.0 | 28.5 | ns | O3.2 | | SYS_XTAL clock input jitter | t <sub>jitter</sub> | 2 | _ | _ | 150 | ps | O3.3 | | System VCO frequency | f <sub>VCOsys</sub> | (1) | 250 | 533 | 800 | MHz | O3.4 | | System PLL relock time | t <sub>lock</sub> | 3 | _ | _ | 100 | μS | O3.5 | #### NOTES: The SYS\_XTAL frequency and PLL Configuration bits must be chosen such that the resulting system frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. This represents total input jitter - short term and long term combined - and is guaranteed by design. Two different types of jitter can exist on the input to core\_sysclk, systemic and true random jitter. True random jitter is rejected, but the PLL. Systemic jitter will be passed into and through the PLL to the internal clock circuitry, directly reducing the operating frequency. Relock time is guaranteed by design and characterization. PLL-relock time is the maximum amount of time required for the PLL lock after a stable Vdd and core\_sysclk are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep modes. ### 3.2.4 G2 LE Core PLL Electrical Characteristics The internal clocking of the G2\_LE core is generated from and synchronized to the system clock by means of a voltage-controlled core PLL. Table 11. G2\_LE PLL Specifications | Characteristic | Symbol | Notes | Min | Typical | Max | Unit | SpecID | |------------------------------|----------------------|-------|------|---------|------|------|--------| | G2_LE frequency | f <sub>core</sub> | 1 | 50 | _ | 550 | MHz | O4.1 | | G2_LE cycle time | t <sub>core</sub> | (1) | 2.85 | _ | 40.0 | ns | O4.2 | | G2_LE VCO frequency | f <sub>VCOcore</sub> | (1) | 400 | _ | 1200 | MHz | O4.3 | | G2_LE input clock frequency | f <sub>XLB_CLK</sub> | | 25 | _ | 367 | MHz | O4.4 | | G2_LE input clock cycle time | t <sub>XLB_CLK</sub> | | 2.73 | _ | 50.0 | ns | O4.5 | | G2_LE input clock jitter | t <sub>jitter</sub> | 2 | _ | _ | 150 | ps | O4.6 | | G2_LE PLL relock time | t <sub>lock</sub> | 3 | _ | _ | 100 | μS | O4.7 | #### NOTES: ## 3.3 AC Electrical Characteristics Hyperlinks to the indicated timing specification sections are provided below. | • | AC Operating | Frequency | Data | |---|--------------|-----------|------| | | | | | Clock AC Specifications Resets • External Interrupts SDRAM PCI Local Plus Bus ATA Ethernet - USB - SPI MSCAN I<sup>2</sup>C J1850 PSC GPIOs and Timers • IEEE 1149.1 (JTAG) AC Specifications ### AC Test Timing Conditions: Unless otherwise noted, all test conditions are as follows: The XLB\_CLK frequency and G2\_LE PLL Configuration bits must be chosen such that the resulting system frequencies, CPU (core) frequency, and G2\_LE PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. <sup>&</sup>lt;sup>2</sup> This represents total input jitter - short term and long term combined - and is guaranteed by design. Two different types of jitter can exist on the input to core\_sysclk, systemic and true random jitter. True random jitter is rejected, but the PLL. Systemic jitter will be passed into and through the PLL to the internal clock circuitry, directly reducing the operating frequency. Relock time is guaranteed by design and characterization. PLL-relock time is the maximum amount of time required for the PLL lock after a stable Vdd and core\_sysclk are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep modes. • $TA = -40 \text{ to } 85 \, ^{\circ}\text{C}$ • $T_i = -40 \text{ to } 115 \, {}^{\circ}\text{C}$ • VDD\_CORE = 1.42 to 1.58 V VDD\_IO = 3.0 to 3.6 V • Input conditions: All Inputs: tr, tf <= 1 ns • Output Loading: All Outputs: 50 pF # 3.3.1 AC Operating Frequency Data Table 12 provides the operating frequency information for the MPC5200. **Table 12. Clock Frequencies** | | | Min | Max | Units | SpecID | |---|----------------------------|------|-----|-------|--------| | 1 | G2_LE Processor Core | _ | 400 | MHz | A1.1 | | 2 | SDRAM Clock | _ | 133 | MHz | A1.2 | | 3 | XL Bus Clock | _ | 133 | MHz | A1.3 | | 4 | IP Bus Clock | _ | 133 | MHz | A1.4 | | 5 | PCI / Local Plus Bus Clock | _ | 66 | MHz | A1.5 | | 6 | PLL Input Range | 15.6 | 35 | MHz | A1.6 | # 3.3.2 Clock AC Specifications Figure 2. Timing Diagram—SYS\_XTAL\_IN #### Table 13. SYS\_XTAL\_IN Timing | Sym | Description | Min | Max | Units | SpecID | |--------------------|--------------------------------------------------------------------|------|------|-------|--------| | t <sub>CYCLE</sub> | SYS_XTAL_IN cycle time. <sup>1</sup> | 28.6 | 64.1 | ns | A2.1 | | t <sub>RISE</sub> | SYS_XTAL_IN rise time. | _ | 5.0 | ns | A2.2 | | t <sub>FALL</sub> | SYS_XTAL_IN fall time. | _ | 5.0 | ns | A2.3 | | t <sub>DUTY</sub> | SYS_XTAL_IN duty cycle (measured at V <sub>M</sub> ). <sup>2</sup> | 40.0 | 60.0 | % | A2.4 | | CVIH | SYS_XTAL_IN input voltage high | 2.0 | _ | V | A2.5 | | CV <sub>IL</sub> | SYS_XTAL_IN input voltage low | _ | 0.8 | V | A2.6 | #### NOTES: #### 3.3.3 Resets The MPC5200 has three reset pins: - PORRESET Power on Reset - HRESET Hard Reset - SRESET Software Reset These signals are asynchronous I/O signals and can be asserted at any time. The input side uses a Schmitt trigger and requires the same input characteristics as other MPC5200 inputs, as specified in the DC Electrical Specifications section. Table 14 specifies the pulse widths of the Reset inputs. Table 14. Reset Pulse Width | Name | Description | Min Pulse Width | Max Pulse<br>Width | Reference Clock | SpecID | |----------|----------------|-----------------------------------------------------------------|--------------------|-----------------|--------| | PORRESET | Power On Reset | t <sub>VDD_stable</sub> +t <sub>up_osc</sub> +t <sub>lock</sub> | _ | SYS_XTAL_IN | A3.1 | | HRESET | Hardware Reset | 4 clock cycles | _ | SYS_XTAL_IN | A3.2 | | SRESET | Software Reset | 4 clock cycles | _ | SYS_XTAL_IN | A3.3 | #### Notes: - 1. For PORRESET the value of the minimum pulse width reflects the power on sequence. If PORRESET is asserted afterwards its minimum pulse width equals the minimum given for HRESET related to the same reference clock. - 2. The t<sub>VDD</sub> stable describes the time which is needed to get all power supplies stable. - 3. For t<sub>lock</sub> refer to the Oscillator/PLL section of this specification for further details. - 4. For $t_{up}$ osc, refer to the Oscillator/PLL section of this specification for further details. - 5. Following the deassertion of PORRESET, HRESET and SRESET remain low for 4096 reference clock cycles. - 6. The deassertion of HRESET for at least the minimum pulse width forces the internal resets to be active for an additional 4096 clock cycles. #### NOTE As long as VDD is not stable the $\overline{\text{HRESET}}$ output is not stable. CAUTION—The SYS\_XTAL\_IN frequency and system PLL\_CFG[0-6] settings must be chosen such that the resulting system frequencies do not exceed their respective maximum or minimum operating frequencies. See the MPC5200 User Manual [1]. $<sup>^2</sup>$ SYS\_XTAL\_IN duty cycle is measured at $\rm V_{\rm M}.$ | Description | Min | Max | Unit | SpecID | |--------------------|-----|-----|------|--------| | PORRESET fall time | _ | 1 | ms | A3.4 | | PORRESET rise time | _ | 1 | ms | A3.5 | | HRESET fall time | _ | 1 | ms | A3.6 | | HRESET rise time | _ | 1 | ms | A3.7 | | SRESET fall time | _ | 1 | ms | A3.8 | | SRESET rise time | _ | 1 | ms | A3.9 | Table 15. Reset Rise / Fall Timing For additional information, see the MPC5200 User Manual [1]. #### NOTE Make sure that the PORRESET does not carry any glitches. The MPC5200 has no filter to prevent them from getting into the chip. #### NOTE HRESET and SRESET must have a monotonous rise time. ### 3.3.3.1 Reset Configuration Word During reset (HRESET and PORRESET) the Reset Configuration Word is cached in the related Reset Configuration Word Register with each rising edge of the SYS\_XTAL signal. If both resets (HRESET and PORRESET) are inactive (high), the contents of this register get locked after two further SYS\_XTAL cycles (see Figure 3). Figure 3. Reset Configuration Word Locking #### **NOTE** Beware of changing the values on the pins of the reset configuration word after the deassertion of PORRESET. This may cause problems because it may change the internal clock ratios and so extend the PLL locking process. # 3.3.4 External Interrupts The MPC5200 provides three different kinds of external interrupts: - Four IRQ interrupts - Eight GPIO interrupts with simple interrupt capability (not available in power-down mode) - Eight WakeUp interrupts (special GPIO pins) The propagation of these three kinds of interrupts to the core is shown in the following graphic: Figure 4. External interrupt scheme Due to synchronization, prioritization, and mapping of external interrupt sources, the propagation of external interrupts to the core processor is delayed by several IP\_CLK clock cycles. The following table specifies the interrupt latencies in IP\_CLK cycles. The IP\_CLK frequency is programmable in the Clock Distribution Module (see Note Table 16). Table 16. External interrupt latencies | Interrupt Type | Pin Name | Clock Cycles | Reference Clock | Core Interrupt | SpecID | |--------------------|----------|--------------|-----------------|-----------------|--------| | Interrupt Requests | IRQ0 | 10 | IP_CLK | critical (cint) | A4.1 | | | IRQ0 | 10 | IP_CLK | normal (int) | A4.2 | | | IRQ1 | 10 | IP_CLK | normal (int) | A4.3 | | | IRQ2 | 10 | IP_CLK | normal (int) | A4.5 | | | IRQ3 | 10 | IP_CLK | normal (int) | A4.6 | MPC5200 Data Sheet, Rev. 4 Table 16. External interrupt latencies (continued) | Interrupt Type | Pin Name | Clock Cycles | Reference Clock | Core Interrupt | SpecID | |--------------------------|-------------------------|--------------|-----------------|----------------|--------| | Standard GPIO Interrupts | GPIO_PSC3_4 | 12 | IP_CLK | normal (int) | A4.7 | | | GPIO_PSC3_5 | 12 | IP_CLK | normal (int) | A4.8 | | | GPIO_PSC3_8 | 12 | IP_CLK | normal (int) | A4.9 | | | GPIO_USB_9 | 12 | IP_CLK | normal (int) | A4.10 | | | GPIO_ETHI_4 | 12 | IP_CLK | normal (int) | A4.11 | | | GPIO_ETHI_5 | 12 | IP_CLK | normal (int) | A4.12 | | | GPIO_ETHI_6 | 12 | IP_CLK | normal (int) | A4.13 | | | GPIO_ETHI_7 | 12 | IP_CLK | normal (int) | A4.14 | | GPIO WakeUp Interrupts | GPIO_ <sub>PSC1_4</sub> | 12 | IP_CLK | normal (int) | A4.15 | | | GPIO_PSC2_4 | 12 | IP_CLK | normal (int) | A4.16 | | | GPIO_PSC3_9 | 12 | IP_CLK | normal (int) | A4.17 | | | GPIO_ETHI_8 | 12 | IP_CLK | normal (int) | A4.18 | | | GPIO_IRDA_0 | 12 | IP_CLK | normal (int) | A4.19 | | | DGP_IN0 | 12 | IP_CLK | normal (int) | A4.20 | | | DGP_IN1 | 12 | IP_CLK | normal (int) | A4.21 | #### Notes: - 1) The frequency of IP\_CLK depends on register settings in Clock Distribution Module. See the MPC5200 User Manual [1]. - 2) The interrupt latency descriptions in the table above are related to non competitive, non masked but enabled external interrupt sources. Take care of interrupt prioritization which may increase the latencies. Since all external interrupt signals are synchronized into the internal processor bus clock domain, each of these signals has to exceed a minimum pulse width of more than one IP CLK cycle. Table 17. Minimum pulse width for external interrupts to be recognized | Name | Min Pulse Width | Max Pulse Width | Reference Clock | SpecID | |---------------------------------------|-----------------|-----------------|-----------------|--------| | All external interrupts (IRQs, GPIOs) | > 1 clock cycle | | IP_CLK | A4.22 | #### NOTES: - 1) The frequency of the IP\_CLK depends on the register settings in Clock Distribution Module. See the MPC5200 User Manual [1] for further information. - 2) If the same interrupt occurs a second time while its interrupt service routine has not cleared the former one, the second interrupt will not be recognized at all. Besides synchronization, prioritization, and mapping the latency of an external interrupt to the start of its associated interrupt service routine also depends on the following conditions: To get a minimum interrupt service response time, it is recommended to enable the instruction cache and set up the maximum core clock, XL bus, and IP bus frequencies (depending on board design and programming). In addition, it is advisable to execute an interrupt handler, which has been implemented in assembly code. ### 3.3.5 SDRAM # 3.3.5.1 Memory Interface Timing-Standard SDRAM Read Command | <b>Table 18. Standard SDRAM Memory</b> | Read | <b>Timing</b> | |----------------------------------------|------|---------------| |----------------------------------------|------|---------------| | Sym | Description | Min Max | | Units | SpecID | |-----------------------|---------------------------------------------------------------------|--------------------------------|--------------------------------|-------|--------| | t <sub>mem_clk</sub> | MEM_CLK period | 7.5 | _ | ns | A5.1 | | t <sub>valid</sub> | Control Signals, Address and MBA Valid after rising edge of MEM_CLK | _ | t <sub>mem_clk</sub> *0.5+0.4 | ns | A5.2 | | t <sub>hold</sub> | Control Signals, Address and MBA Hold after rising edge of MEM_CLK | t <sub>mem_clk</sub> *0.5 | | ns | A5.3 | | DM <sub>valid</sub> | DQM valid after rising edge of MEM_CLK | _ | t <sub>mem_clk</sub> *0.25+0.4 | ns | A5.4 | | DM <sub>hold</sub> | DQM hold after rising edge of MEM_CLK | t <sub>mem_clk</sub> *0.25-0.7 | _ | ns | A5.5 | | data <sub>setup</sub> | MDQ setup to rising edge of MEM_CLK | _ | 0.3 | ns | A5.6 | | data <sub>hold</sub> | MDQ hold after rising edge of MEM_CLK | 0.2 | _ | ns | A5.7 | NOTE: Control Signals are composed of RAS, CAS, MEM WE, MEM CS, MEM CS1 and CLK EN Figure 5. Timing Diagram—Standard SDRAM Memory Read Timing # 3.3.5.2 Memory Interface Timing-Standard SDRAM Write Command In Standard SDRAM, all signals are activated on the Mem\_clk from the Memory Controller and captured on the Mem\_clk clock at the memory device. | Sym | Description | Min | Max | Units | SpecID | |-----------------------|---------------------------------------------------------------------|---------------------------------|--------------------------------|-------|--------| | t <sub>mem_clk</sub> | MEM_CLK period | 7.5 | _ | ns | A5.8 | | t <sub>valid</sub> | Control Signals, Address and MBA Valid after rising edge of MEM_CLK | - t <sub>mem_clk</sub> *0.5+0.4 | | ns | A5.9 | | t <sub>hold</sub> | Control Signals, Address and MBA Hold after rising edge of MEM_CLK | t <sub>mem_clk</sub> *0.5 | t <sub>mem_clk</sub> *0.5 — | | A5.10 | | DM <sub>valid</sub> | DQM valid after rising edge of MEM_CLK | _ | t <sub>mem_clk</sub> *0.25+0.4 | ns | A5.11 | | DM <sub>hold</sub> | DQM hold after rising edge of Mem_clk | t <sub>mem_clk</sub> *0.25-0.7 | _ | ns | A5.12 | | data <sub>valid</sub> | MDQ valid after rising edge of MEM_CLK | _ | t <sub>mem_clk</sub> *0.75+0.4 | ns | A5.13 | | data <sub>hold</sub> | MDQ hold after rising edge of MEM_CLK | t <sub>mem_clk</sub> *0.75-0.7 | _ | ns | A5.14 | **Table 19. Standard SDRAM Write Timing** NOTE: Control Signals are composed of RAS, CAS, MEM WE, MEM CS, MEM CS1 and CLK EN Figure 6. Timing Diagram—Standard SDRAM Memory Write Timing # 3.3.5.3 Memory Interface Timing-DDR SDRAM Read Command The SDRAM Memory Controller uses an internally skewed clock for reading DDR memory. The programmable bits in the Reset Configuration Register used to account for unknown board delays are in the CDM module. The internal read clock can be delayed up to 3 ns under worst operating conditions in 32 increments of 95 ps, (1.4 ns in 45 ps increments under best case operating conditions) by programming the CDM Reset Configuration Register tap delay bits. Note: These bits in the CDM Reset Configuration register are not 'reset configured' but have a hard coded reset value **and** are writable during operation. #### **Table 20. DDR SDRAM Memory Read Timing** | Sym | Description | Min | Max | Units | SpecID | |------------------------------|---------------------------------------------------------------------|---------------------------|-------------------------------|-------|--------| | t <sub>mem_clk</sub> | MEM_CLK period | 7.5 | _ | ns | A5.15 | | t <sub>valid</sub> | Control Signals, Address and MBA valid after rising edge of MEM_CLK | _ | t <sub>mem_clk</sub> *0.5+0.4 | ns | A5.16 | | t <sub>hold</sub> | Control Signals, Address and MBA hold after rising edge of MEM_CLK | t <sub>mem_clk</sub> *0.5 | _ | ns | A5.17 | | t <sub>data_sample_max</sub> | Read Data sample window | _ | 4.59 <sup>1</sup> | ns | A5.18 | | t <sub>data_sample_min</sub> | Read Data sample window | 1.55 <sup>2</sup> | _ | ns | A5.19 | # NOTES: Calculated with maximum number of Tap delay, 31 Tap delay are selected. Calculated with minimum number of Tap delay, 0 Tap delay are selected. Sample position A: data are sampled on the expected edge of MEM\_CLK, the MDQS signal indicate the valid data Sample position B: data are sampled on a later edge of MEM\_CLK, SDRAM controller is waiting for the vaild MDQS signal NOTE: Control Signals signals are composed of RAS, CAS, MEM\_WE, MEM\_CS, MEM\_CS1 and CLK\_EN Figure 7. Timing Diagram—DDR SDRAM Memory Read Timing MPC5200 Data Sheet, Rev. 4 Figure 8. Read Data sample window depend on the number of Tap delay The position of the t<sub>data\_valid</sub> window is depend on the clock / data flight time on the board. The MDQS signal indicate if the read data are valid. If the controller is not able to detect a valid MDQS signal on the sample time (sample position A) then the controller will look for valid MDQS / data on the next edge of the MEM\_CLK signal (sample position B). Depend on the board travel time, different working tap delay configurations are possible. For a fast connection the data will be sampled with the next edge of MEM\_CLK, this shows Figure 8, sample position A. With a longer connection maybe two sample positions are possible. Figure 8 shows a example with two working sample position (A and B). With a bigger board delay only sample position B will be possible. The equation below shows how to calculate the upper and lower limit. The right Tap delay number is selected, when the possible max and min sample timing is within the memory data valid window. - $t_{data \ sample \ max} = max((1.55 + TapNum * 0.095), (1.74 + TapNum * 0.045))$ - $t_{\text{data sample min}} = \min((1.55 + \text{TapNum} * 0.095), (1.74 + \text{TapNum} * 0.045))$ #### **Memory Interface Timing-DDR SDRAM Write Command** 3.3.5.4 **Table 21. DDR SDRAM Memory Write Timing** | Sym | Description | Min | Max | Units | SpecID | |----------------------|-------------------------------------------------------|-----|---------------------------|-------|--------| | t <sub>mem_clk</sub> | MEM_CLK period | 7.5 | _ | ns | A5.20 | | t <sub>DQSS</sub> | Delay from write command to first rising edge of MDQS | _ | t <sub>mem_clk</sub> +0.4 | ns | A5.21 | Figure 9. DDR SDRAM Memory Write Timing #### 3.3.6 **PCI** The PCI interface on the MPC5200 is designed to PCI Version 2.2 and supports 33-MHz and 66-MHz PCI operations. See the PCI Local Bus Specification [4]; the component section specifies the electrical and timing parameters for PCI components with the intent that components connect directly together whether on the planar or an expansion board, without any external buffers or other "glue logic." Parameters apply at the package pins, not at expansion board edge connectors. The MPC5200 is always the source of the PCI CLK. The clock waveform must be delivered to each 33-MHz or 66-MHz PCI component in the system. Figure 10 shows the clock waveform and required measurement points for 3.3 V signaling environments. Table 22 summarizes the clock specifications. Figure 10. PCI CLK Waveform **Table 22. PCI CLK Specifications** | Sym | Description | 66 1 | ИНz | 33 1 | ИНz | Units | Notes | SpecID | |-------------------|--------------------|------|-----|------|-----|-------|--------|--------| | Sylli | Description | Min | Max | Min | Max | Units | 110103 | Оресть | | T <sub>cyc</sub> | PCI CLK Cycle Time | 15 | 30 | 30 | | ns | 1,3 | A6.1 | | T <sub>high</sub> | PCI CLK High Time | 6 | | 11 | | ns | | A6.2 | | t <sub>low</sub> | PCI CLK Low Time | 6 | | | | | | A6.3 | | - | PCI CLK Slew Rate | 1.5 | 4 | 1 | 4 | V/ns | 2 | A6.4 | #### NOTES: - 1. In general, all 66-MHz PCI components must work with any clock frequency up to 66 MHz. CLK requirements vary depending upon whether the clock frequency is above 33 MHz. - 2. Rise and fall times are specified in terms of the edge rate measured in V/ns. This slew rate must be met across the minimum peak-to-peak portion of the clock waveform as shown in Figure 10. - 3. The minimum clock period must not be violated for any single clock cycle, i.e., accounting for all system jitter. #### **Table 23. PCI Timing Parameters** | Sym | Description | 66 I | 66 MHz 33 MHz | | ИНz | Units | Notes | SpecID | |------------------------|--------------------------------------------|------|---------------|-------|-----|-------|-------|--------| | Jyiii | Description | Min | Max | Min | Max | Omis | Notes | Оресів | | T <sub>val</sub> | CLK to Signal Valid Delay - bused signals | 2 | 6 | 2 | 11 | ns | 1,2,3 | A6.5 | | T <sub>val</sub> (ptp) | CLK to Signal Valid Delay - point to point | 2 | 6 | 2 | 12 | ns | 1,2,3 | A6.6 | | T <sub>on</sub> | Float to Active Delay | 2 | | 2 | | ns | 1 | A6.7 | | T <sub>off</sub> | Active to Float Delay | | 14 | | 28 | ns | 1 | A6.8 | | T <sub>su</sub> | Input Setup Time to CLK - bused signals | 3 | | 7 | | ns | 3,4 | A6.9 | | T <sub>su</sub> (ptp) | Input Setup Time to CLK - point to point | 5 | | 10,12 | | ns | 3,4 | A6.10 | | T <sub>h</sub> | Input Hold Time from CLK | 0 | | 0 | | ns | 4 | A6.11 | #### NOTES: - 1. See the timing measurement conditions in the PCI Local Bus Specification [4]. It is important that all driven signal transitions drive to their Voh or Vol level within one Tcyc. - 2. Minimum times are measured at the package pin with the load circuit, and maximum times are measured with the load circuit as shown in the PCI Local Bus Specification [4]. - 3. REQ# and GNT# are point-to-point signals and have different input setup times than do bused signals. GNT# and REQ# have a setup of 5 ns at 66 MHz. All other signals are bused. - 4. See the timing measurement conditions in the PCI Local Bus Specification [4]. For Measurement and Test Conditions, see the PCI Local Bus Specification [4]. ### 3.3.7 Local Plus Bus The Local Plus Bus is the external bus interface of the MPC5200. Maximum eight configurable Chip-selects are provided. There are two main modes of operation: non-MUXed (Legacy and Burst) and MUXED. The reference clock is the PCI CLK. The maximum bus frequency is 66 MHz. Definition of Acronyms and Terms: WS = Wait State DC = Dead Cycle LB = Long Burst DS = Data size in Byte tPCIck = PCI clock period tIPBIck = IPBI clock period Figure 11. Timing Diagram—IPBI and PCI clock (example ratio: 4:1) ### 3.3.7.1 Non-MUXed Mode **Table 24. Non-MUXed Mode Timing** | Sym | Description | Min | Max | Units | Notes | SpecID | |------------------|---------------------------------------|---------------------------|---------------------------|-------|-------|--------| | t <sub>CSA</sub> | PCI CLK to CS assertion | - | 1.8 | ns | | A7.1 | | t <sub>CSN</sub> | PCI CLK to CS negation | - | 1.8 | ns | | A7.2 | | t <sub>1</sub> | CS pulse width | (2+WS)*t <sub>PClck</sub> | (2+WS)*t <sub>PClck</sub> | ns | 1 | A7.3 | | t <sub>2</sub> | ADDR valid before CS assertion | t <sub>IPBIck</sub> | t <sub>PClck</sub> | ns | | A7.4 | | t <sub>3</sub> | ADDR hold after CS negation | t <sub>IPBIck</sub> | - | ns | 2 | A7.5 | | t <sub>4</sub> | OE assertion before CS assertion | - | 0.4 | ns | | A7.6 | | t <sub>5</sub> | OE negation before CS negation | - | 0.4 | ns | | A7.7 | | t <sub>6</sub> | RW valid before CS assertion | t <sub>PClck</sub> | - | ns | | A7.8 | | t <sub>7</sub> | RW hold after CS negation | t <sub>IPBIck</sub> | - | ns | | A7.9 | | t <sub>8</sub> | DATA output valid before CS assertion | t <sub>IPBIck</sub> | - | ns | | A7.10 | | t <sub>9</sub> | DATA output hold after CS negation | t <sub>IPBIck</sub> | - | ns | | A7.11 | | t <sub>10</sub> | DATA input setup before CS negation | 2.8 | - | ns | | A7.12 | | t <sub>11</sub> | DATA input hold after CS negation | 0 | (DC+1)*t <sub>PClck</sub> | ns | | A7.13 | | t <sub>12</sub> | ACK assertion after CS assertion | t <sub>PClck</sub> | - | ns | 3 | A7.14 | | t <sub>13</sub> | ACK negation after CS negation | - | t <sub>PClck</sub> | ns | 3 | A7.15 | | Sym | Description | Min | Мах | Units | Notes | SpecID | |-----------------|----------------------------------|---------------------|--------------------|-------|-------|--------| | t <sub>14</sub> | TS assertion before CS assertion | - | 0.8 | ns | 4 | A7.16 | | t <sub>15</sub> | TS pulse width | t <sub>PClck</sub> | t <sub>PClck</sub> | ns | 4 | A7.17 | | t <sub>16</sub> | TSIZ valid before CS assertion | t <sub>IPBIck</sub> | - | ns | 5 | A7.18 | | t <sub>17</sub> | TSIZ hold after CS negation | t <sub>IPBIck</sub> | - | ns | 5 | A7.19 | #### NOTES: - ACK can shorten the CS pulse width. Wait States (WS) can be programmed in the Chip Select X Register, Bit field WaitP and WaitX. It can be specified from 0 - 65535. - 2. In Large Flash and MOST Graphics mode the shared PCI/ATA pins, used as address lines, are released at the same moment as the CS. This can cause that the address is changing earlier as CS is deasserted. - 3. ACK is input and can be used to shorten the CS pulse width. - 4. Only available in Large Flash and MOST Graphics mode. - 5. Only available in MOST Graphics mode. Figure 12. Timing Diagram—Non-MUXed Mode ### 3.3.7.2 **Burst Mode** **Table 25. Burst Mode Timing** | Sym | Description | Min | Max | Units | Notes | SpecID | |------------------|--------------------------------------|----------------------------------------------------------|----------------------------------------------------------|-------|-------|--------| | t <sub>CSA</sub> | PCI CLK to CS assertion | - | 1.8 | ns | | A7.20 | | t <sub>CSN</sub> | PCI CLK to CS negation | - | 1.8 | ns | | A7.21 | | t <sub>1</sub> | CS pulse width | (1+WS+4 <sup>LB</sup> *2*(32/DS))*<br>t <sub>PClck</sub> | (1+WS+4 <sup>LB</sup> *2*(32/DS))<br>*t <sub>PClck</sub> | ns | 1,2 | A7.22 | | t <sub>2</sub> | ADDR valid before CS assertion | t <sub>IPBIck</sub> | t <sub>PClck</sub> | ns | | A7.23 | | t <sub>3</sub> | ADDR hold after CS negation | - | -0.7 | ns | | A7.24 | | t <sub>4</sub> | OE assertion before CS assertion | - | 0.4 | ns | | A7.25 | | t <sub>5</sub> | OE negation before CS negation | - | 0.4 | ns | | A7.26 | | t <sub>6</sub> | RW valid before CS assertion | t <sub>PClck</sub> | - | ns | | A7.27 | | t <sub>7</sub> | RW hold after CS negation | t <sub>PClck</sub> | - | ns | | A7.28 | | t <sub>8</sub> | DATA setup before rising edge of PCI | 1.8 | - | ns | | A7.29 | | t <sub>9</sub> | DATA hold after rising edge of PCI | 0 | - | ns | | A7.30 | | t <sub>10</sub> | DATA hold after CS negation | 0 | (DC+1)*t <sub>PClck</sub> | ns | | A7.31 | | t <sub>11</sub> | ACK assertion after CS assertion | - | (WS+1)*t <sub>PClck</sub> | ns | | A7.32 | | t <sub>12</sub> | ACK negation before CS negation | - | 0.6 | ns | 3 | A7.33 | | t <sub>13</sub> | ACK pulse width | 4 <sup>LB</sup> *2*(32/DS)*t <sub>PClck</sub> | 4 <sup>LB</sup> *2*(32/DS)*t <sub>PClck</sub> | ns | 2,3 | A7.34 | | t <sub>14</sub> | CS assertion after TS assertion | - | 0.8 | ns | | A7.35 | | t <sub>15</sub> | TS pulse width | t <sub>PClck</sub> | t <sub>PClck</sub> | ns | | A7.36 | #### NOTES: 1. Wait States (WS) can be programmed in the Chip Select X Register, Bit field WaitP and WaitX. It can be specified 0 - 65535. #### 2. Example: Long Burst is used, this means the CS related BERx and SLB bits of the Chip Select Burst Control Register are set and a burst on the internal XLB is executed. $\Rightarrow$ LB = 1 Data bus width is 8 bit. => DS = 8 $=>4^{1*}2*(32/8)=32=>$ ACK is asserted for 32 PCI cycles to transfer one cache line. Wait State is set to 10. => WS = 10 1+10+32 = 43 => CS is asserted for 43 PCI cycles. 3. ACK is output and indicates the burst. Figure 13. Timing Diagram—Burst Mode ### 3.3.7.3 MUXed Mode **Table 26. MUXed Mode Timing** | Sym | Description | Min | Max | Units | Notes | SpecID | |-------------------|----------------------------------------------------|---------------------------|---------------------------|-------|-------|--------| | t <sub>CSA</sub> | PCI CLK to CS assertion | - | 1.8 | ns | | A7.15 | | t <sub>CSN</sub> | PCI CLK to CS negation | - | 1.8 | ns | | A7.16 | | t <sub>ALEA</sub> | PCI CLK to ALE assertion | - | 1 | ns | | A7.16 | | t <sub>1</sub> | ALE assertion before Address, Bank, TSIZ assertion | - | 0.8 | ns | | A7.17 | | t <sub>2</sub> | CS assertion before Address, Bank, TSIZ negation | - | 0.7 | ns | | A7.18 | | t <sub>3</sub> | CS assertion before Data wr valid | - | 0.7 | ns | | A7.19 | | t <sub>4</sub> | Data wr hold after CS negation | t <sub>IPBlck</sub> | - | ns | | A7.20 | | t <sub>5</sub> | Data rd setup before CS negation | 2.8 | - | ns | | A7.21 | | t <sub>6</sub> | Data rd hold after CS negation | 0 | (DC+1)*t <sub>PClck</sub> | ns | 1 | A7.22 | | t <sub>7</sub> | ALE pulse width | - | t <sub>PClck</sub> | ns | | A7.23 | | t <sub>TSA</sub> | CS assertion after TS assertion | - | 0.8 | ns | | A7.24 | | t <sub>8</sub> | TS pulse width | - | t <sub>PClck</sub> | ns | | A7.24 | | t <sub>9</sub> | CS pulse width | (2+WS)*t <sub>PClck</sub> | (2+WS)*t <sub>PClck</sub> | ns | | A7.25 | | t <sub>OEA</sub> | OE assertion before CS assertion | - | 0.4 | ns | | A7.26 | | t <sub>OEN</sub> | OE negation before CS negation | - | 0.4 | ns | | A7.27 | | t <sub>10</sub> | RW assertion before ALE assertion | t <sub>IPBlck</sub> | - | ns | | A7.26 | | t <sub>11</sub> | RW negation after CS negation | - | t <sub>PClck</sub> | ns | | A7.27 | | t <sub>12</sub> | ACK assertion after CS assertion | t <sub>IPBlck</sub> | - | ns | 2 | A7.28 | | t <sub>13</sub> | ACK negation after CS negation | - | t <sub>PClck</sub> | ns | 2 | A7.28 | #### Note: Wait States (WS) can be programmed in the Chip Select X Register, Bit field WaitP and WaitX. It can be specified 0 - 65535. 2. ACK is input and can be used to shorten the CS pulse width. <sup>1.</sup> ACK can shorten the CS pulse width. Figure 14. Timing Diagram—MUXed Mode ### 3.3.8 ATA The MPC5200 ATA Controller is completely software programmable. It can be programmed to operate with ATA protocols using their respective timing, as described in the ANSI ATA-4 specification. The ATA interface is completely asynchronous in nature. Signal relationships are based on specific fixed timing in terms of timing units (nano seconds). ATA data setup and hold times, with respect to Read/Write strobes, are software programmable inside the ATA Controller. Data setup and hold times are implemented using counters. The counters count the number of ATA clock cycles needed to meet the ANSI ATA-4 timing specifications. For details, see the ANSI ATA-4 specification [5] and how to program an ATA Controller and ATA drive for different ATA protocols and their respective timing. See the MPC5200 User Manual [1]. The MPC5200 ATA Host Controller design makes data available coincidentally with the active edge of the WRITE strobe in PIO and Multiword DMA modes. - Write data is latched by the drive at the inactive edge of the WRITE strobe. This gives ample setup-time beyond that required by the ATA-4 specification. - Data is held unchanged until the next active edge of the WRITE strobe. This gives ample hold-time beyond that required by the ATA-4 specification. All ATA transfers are programmed in terms of system clock cycles (IP bus clocks) in the ATA Host Controller timing registers. This puts constraints on the ATA protocols and their respective timing modes in which the ATA Controller can communicate with the drive. Faster ATA modes (i.e., UDMA 0, 1, 2) are supported when the system is running at a sufficient frequency to provide adequate data transfer rates. Adequate data transfer rates are a function of the following: - The MPC5200 operating frequency (IP bus clock frequency) - Internal MPC5200 bus latencies - Other system load dependent variables The ATA clock is the same frequency as the IP bus clock in MPC5200. See the MPC5200 User Manual [1]. #### NOTE All output timing numbers are specified for nominal 50 pF loads. **Table 27. PIO Mode Timing Specifications** | | PIO Timing Parameter | Min/Max<br>(ns) | Mode 0<br>(ns) | Mode 1<br>(ns) | Mode 2<br>(ns) | Mode 3<br>(ns) | Mode 4<br>(ns) | SpecID | |-----|---------------------------------------|-----------------|----------------|----------------|----------------|----------------|----------------|--------| | tO | Cycle Time | min | 600 | 383 | 240 | 180 | 120 | A8.1 | | t1 | Address valid to DIOR/DIOW setup | min | 70 | 50 | 30 | 30 | 25 | A8.2 | | t2 | DIOR/DIOW pulse width 16-bit<br>8-bit | min<br>min | 165<br>290 | 125<br>290 | 100<br>290 | 80<br>80 | 70<br>70 | A8.3 | | t2i | DIOR/DIOW recovery time | min | _ | _ | _ | 70 | 25 | A8.4 | | t3 | DIOW data setup | min | 60 | 45 | 30 | 30 | 20 | A8.5 | | t4 | DIOW data hold | min | 30 | 20 | 15 | 10 | 10 | A8.6 | | t5 | DIOR data setup | min | 50 | 35 | 20 | 20 | 20 | A8.7 | | t6 | DIOR data hold | min | 5 | 5 | 5 | 5 | 5 | A8.8 | | t9 | DIOR/DIOW to address valid hold | min | 20 | 15 | 10 | 10 | 10 | A8.9 | | tA | IORDY setup | max | 35 | 35 | 35 | 35 | 35 | A8.10 | | tB | IORDY pulse width | max | 1250 | 1250 | 1250 | 1250 | 1250 | A8.11 | Figure 15. PIO Mode Timing **Table 28. Multiword DMA Timing Specifications** | | Multiword DMA Timing Parameters | Min/Max | Mode 0(ns) | Mode 1(ns) | Mode 2(ns) | SpecID | |-----|---------------------------------|---------|------------|------------|------------|--------| | t0 | Cycle Time | min | 480 | 150 | 120 | A8.12 | | tC | DMACK to DMARQ delay | max | _ | _ | _ | A8.13 | | tD | DIOR/DIOW pulse width (16-bit) | min | 215 | 80 | 70 | A8.14 | | tE | DIOR data access | max | 150 | 60 | 50 | A8.15 | | tG | DIOR/DIOW data setup | min | 100 | 30 | 20 | A8.16 | | tF | DIOR data hold | min | 5 | 5 | 5 | A8.17 | | tH | DIOW data hold | min | 20 | 15 | 10 | A8.18 | | tl | DMACK to DIOR/DIOW setup | min | 0 | 0 | 0 | A8.19 | | tJ | DIOR/DIOW to DMACK hold | min | 20 | 5 | 5 | A8.20 | | tKr | DIOR negated pulse width | min | 50 | 50 | 25 | A8.21 | | tKw | DIOW negated pulse width | min | 215 | 50 | 25 | A8.22 | | tLr | DIOR to DMARQ delay | max | 120 | 40 | 35 | A8.23 | | tLw | DIOW to DMARQ delay | max | 40 | 40 | 35 | A8.24 | **NOTE:** The direction of signal assertion is towards the top of the page, and the direction of negation is towards the bottom of the page, irrespective of the electrical properties of the signal. Figure 16. Multiword DMA Timing **Table 29. Ultra DMA Timing Specification** | Name | MODE 0<br>(ns) | | MODE 1<br>(ns) | | MODE 2<br>(ns) | | Comment | SpecID | |---------------------|----------------|-----|----------------|-----|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|--------| | | Min | Max | Min | Max | Min | Max | | | | (t) <sub>2CYC</sub> | 240 | _ | 160 | _ | 120 | _ | Typical sustained average two cycle time. For information only, do not test. | A8.26 | | (t) <sub>CYC</sub> | 114 | _ | 75 | _ | 55 | _ | Cycle time allowing for asymmetry and clock variations from STROBE edge to STROBE edge | A8.27 | | (t) <sub>2CYC</sub> | 235 | _ | 156 | _ | 117 | _ | Two-cycle time allowing for clock variations, from rising edge to next rising edge or from falling edge to next falling edge of STROBE. | A8.28 | | (t) <sub>DS</sub> | 15 | _ | 10 | _ | 7 | _ | Data setup time at recipient. | A8.29 | | (t) <sub>DH</sub> | 5 | _ | 5 | _ | 5 | _ | Data hold time at recipient. | A8.30 | | (t) <sub>DVS</sub> | 70 | _ | 48 | _ | 34 | _ | Data valid setup time at sender, to STROBE edge. | A8.31 | | (t) <sub>DVH</sub> | 6 | _ | 6 | _ | 6 | _ | Data valid hold time at sender, from STROBE edge. | A8.32 | | (t) <sub>FS</sub> | 0 | 230 | 0 | 200 | 0 | 170 | First STROBE time for drive to first negate DSTROBE from STOP during a data-in burst. | A8.33 | #### MPC5200 Data Sheet, Rev. 4 ### Table 29. Ultra DMA Timing Specification (continued) | Name | | DE 0<br>is) | | DE 1 | | DE 2<br>is) | Comment | SpecID | |-----------------------|-----|-------------|-----|------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------| | | Min | Max | Min | Max | Min | Max | | | | (t) <sub>LI</sub> | 0 | 150 | 0 | 150 | 0 | 150 | Limited Interlock time. <sup>1,2</sup> | A8.34 | | (t) <sub>MLI</sub> | 20 | _ | 20 | _ | 20 | _ | Interlock time with minimum. <sup>1,2</sup> | A8.35 | | (t) <sub>UI</sub> | 0 | _ | 0 | _ | 0 | _ | Unlimited interlock time. 1,2 | A8.36 | | (t) <sub>AZ</sub> | _ | 10 | _ | 10 | _ | 10 | Maximum time allowed for output drivers to release from being asserted or negated | A8.37 | | (t) <sub>ZAH</sub> | 20 | _ | 20 | _ | 20 | _ | Minimum delay time required for output drivers to | A8.38 | | (t) <sub>ZAD</sub> | 0 | _ | 0 | _ | 0 | _ | assert or negate from released state | A8.39 | | (t) <sub>ENV</sub> | 20 | 70 | 20 | 70 | 20 | 70 | Envelope time—from DMACK to STOP and HDMARDY during data out burst initiation. | A8.40 | | (t) <sub>SR</sub> | _ | 50 | _ | 30 | _ | 20 | STROBE to DMARDY time, if DMARDY is negated before this long after STROBE edge, the recipient receives no more than one additional data word. | A8.41 | | (t) <sub>RFS</sub> | _ | 75 | _ | 60 | _ | 50 | Ready-to-Final STROBE time—no STROBE edges are sent this long after negation of DMARDY. | A8.42 | | (t) <sub>RP</sub> | 160 | _ | 125 | _ | 100 | _ | Ready-to-Pause time—the time recipient waits to initiate pause after negating DMARDY. | A8.43 | | (t) <sub>IORDYZ</sub> | _ | 20 | _ | 20 | _ | 20 | Pull-up time before allowing IORDY to be released. | A8.44 | | (t) <sub>ZIORDY</sub> | 0 | _ | 0 | _ | 0 | _ | Minimum time drive waits before driving IORDY | A8.45 | | (t) <sub>ACK</sub> | 20 | _ | 20 | _ | 20 | _ | Setup and hold times for $\overline{\text{DMACK}}$ , before assertion or negation. | A8.46 | | (t) <sub>SS</sub> | 50 | | 50 | _ | 50 | _ | Time from STROBE edge to negation of DMARQ or assertion of STOP, when sender terminates a burst. | A8.47 | #### NOTES: - t<sub>UI</sub> is an unlimited interlock that has no maximum time value. - t<sub>MLI</sub> is a limited time-out that has a defined minimum. - t<sub>LI</sub> is a limited time-out that has a defined maximum. t<sub>UI</sub>, t<sub>MLI</sub>, t<sub>LI</sub> indicate sender-to-recipient or recipient-to-sender interlocks. That is, one agent (either sender or recipient) is waiting for the other agent to respond with a signal before proceeding. <sup>&</sup>lt;sup>2</sup> All timing parameters are measured at the connector of the drive to which the parameter applies. For example, the sender shall stop generating STROBE edges t<sub>RFS</sub> after negation of DMARDY. Both STROBE and DMARDY timing measurements are taken at the connector of the sender. Even though the sender stops generating STROBE edges, the receiver may receive additional STROBE edges due to propagation delays. All timing measurement switching points (low to high and high to low) are taken at 1.5 V. Figure 17. Timing Diagram—Initiating an Ultra DMA Data In Burst Figure 18. Timing Diagram—Sustained Ultra DMA Data In Burst Figure 19. Timing Diagram—Host Pausing an Ultra DMA Data In Burst Figure 20. Timing Diagram—Drive Terminating Ultra DMA Data In Burst MPC5200 Data Sheet, Rev. 4 Figure 21. Timing Diagram—Host Terminating Ultra DMA Data In Burst 41 Figure 22. Timing Diagram—Initiating an Ultra DMA Data Out Burst Figure 23. Timing Diagram—Sustained Ultra DMA Data Out Burst MPC5200 Data Sheet, Rev. 4 Figure 24. Timing Diagram—Drive Pausing an Ultra DMA Data Out Burst Figure 25. Timing Diagram—Host Terminating Ultra DMA Data Out Burst Figure 26. Timing Diagram—Drive Terminating Ultra DMA Data Out Burst Table 30. Timing Specification ata\_isolation | Sym | Description | Min | Max | Units | SpecID | |-----|--------------------------|-----|-----|---------------|--------| | 1 | ata_isolation setup time | 7 | - | IP Bus cycles | A8.48 | | 2 | ata_isolation hold time | - | 19 | IP Bus cycles | A8.49 | Figure 27. Timing Diagram-ATA-ISOLATION MPC5200 Data Sheet, Rev. 4 #### 3.3.9 **Ethernet** ### **AC Test Timing Conditions:** **Output Loading** All Outputs: 25 pF Table 31. MII Rx Signal Timing | Sym | Description | Min | Max | Unit | SpecID | |-----|----------------------------------------|-----|-----|----------------------------|--------| | M1 | RXD[3:0], RX_DV, RX_ER to RX_CLK setup | 10 | _ | ns | A9.1 | | M2 | RX_CLK to RXD[3:0], RX_DV, RX_ER hold | 10 | _ | ns | A9.2 | | М3 | RX_CLK pulse width high | 35% | 65% | RX_CLK Period <sup>1</sup> | A9.3 | | M4 | RX_CLK pulse width low | 35% | 65% | RX_CLK Period <sup>1</sup> | A9.4 | NOTES: 1 RX\_CLK shall have a frequency of 25% of data rate of the received signal. See the IEEE 802.3 Specification [6]. Figure 28. Ethernet Timing Diagram—MII Rx Signal **Table 32. MII Tx Signal Timing** | Sym | Description | Min | Max | Unit | SpecID | |-----|----------------------------------------------------|-----|-----|------------------------------|--------| | M5 | TX_CLK rising edge to TXD[3:0], TX_EN, TX_ER Delay | 0 | 25 | ns | A9.5 | | M6 | TX_CLK pulse width high | 35% | 65% | TX_CLK Period <sup>1</sup> | A9.6 | | M7 | TX_CLK pulse width low | 35% | 65% | TX_CLK Period <sup>(1)</sup> | A9.7 | #### NOTES: the TX\_CLK frequency shall be 25% of the nominal transmit frequency, e.g., a PHY operating at 100 Mb/s must provide a TX\_CLK frequency of 25 MHz and a PHY operating at 10 Mb/s must provide a TX\_CLK frequency of 2.5 MHz. See the IEEE 802.3 Specification [6]. Figure 29. Ethernet Timing Diagram—MII Tx Signal **Table 33. MII Async Signal Timing** | Sym | Description | Min | Max | Unit | SpecID | |-----|------------------------------|-----|-----|---------------|--------| | M8 | CRS, COL minimum pulse width | 1.5 | _ | TX_CLK Period | A9.8 | Figure 30. Ethernet Timing Diagram—MII Async **Table 34. MII Serial Management Channel Signal Timing** | Sym | Description | Min | Max | Unit | SpecID | |-----|---------------------------------------|-----|-----|------|--------| | M9 | MDC falling edge to MDIO output delay | 0 | 25 | ns | A9.9 | | M10 | MDIO (input) to MDC rising edge setup | 10 | _ | ns | A9.10 | | M11 | MDIO (input) to MDC rising edge hold | 10 | _ | ns | A9.11 | | M12 | MDC pulse width high <sup>1</sup> | 160 | _ | ns | A9.12 | | M13 | MDC pulse width low <sup>(1)</sup> | 160 | _ | ns | A9.13 | | M14 | MDC period <sup>2</sup> | 400 | _ | ns | A9.14 | #### NOTES: The MDC period must be set to a value of less then or equal to 2.5 MHz (to be compliant with the IEEE MII characteristic) by programming the FEC MII\_SPEED control register. See the MPC5200 User Manual [1]. Figure 31. Ethernet Timing Diagram—MII Serial Management ## 3.3.10 USB Table 35. Timing Specifications—USB Output Line | Sym | Description | Min | Max | Units | SpecID | |-----|----------------------------|------|-----|-------|--------| | 1 | USB Bit width <sup>1</sup> | 83.3 | 667 | ns | A10.1 | | 2 | Transceiver enable time | 83.3 | 667 | ns | A10.2 | | 3 | Signal falling time | _ | 7.9 | ns | A10.3 | | 4 | Signal rising time | _ | 7.9 | ns | A10.4 | #### NOTES: MDC is generated by MPC5200 with a duty cycle of 50% except when MII\_SPEED in the FEC MII\_SPEED control register is changed during operation. See the MPC5200 User Manual [1]. Defined in the USB config register, (12 Mbit/s or 1.5 Mbit/s mode). ### **NOTE** Output timing was specified at a nominal 50 pF load. Figure 32. Timing Diagram—USB Output Line ## 3.3.11 SPI Table 36. Timing Specifications — SPI Master Mode, Format 0 (CPHA = 0) | Sym | Description | Min | Max | Units | SpecID | |-----|-------------------------------------------|------|------|---------------------------|--------| | 1 | Cycle time | 4 | 1024 | IP-Bus Cycle <sup>1</sup> | A11.1 | | 2 | Clock high or low time | 2 | 512 | IP-Bus Cycle <sup>1</sup> | A11.2 | | 3 | Slave select clock delay | 15.0 | _ | ns | A11.3 | | 4 | Output Data valid after Slave Select (SS) | _ | 20.0 | ns | A11.4 | | 5 | Output Data valid after SCK | _ | 20.0 | ns | A11.5 | | 6 | Input Data setup time | 20.0 | _ | ns | A11.6 | | 7 | Input Data hold time | 20.0 | _ | ns | A11.7 | | 8 | Slave disable lag time | 15.0 | _ | ns | A11.8 | | 9 | Sequential transfer delay | 1 | _ | IP-Bus Cycle <sup>1</sup> | A11.9 | | 10 | Clock falling time | _ | 7.9 | ns | A11.10 | | 11 | Clock rising time | _ | 7.9 | ns | A11.11 | ## NOTES: ### **NOTE** Output timing was specified at a nominal 50 pF load. Inter Peripheral Clock is defined in the MPC5200 User Manual [1]. Figure 33. Timing Diagram — SPI Master Mode, Format 0 (CPHA = 0) Table 37. Timing Specifications — SPI Slave Mode, Format 0 (CPHA = 0) | Sym | Description | Min | Max | Units | SpecID | |-----|-------------------------------------------|------|------|---------------------------|--------| | 1 | Cycle time | 4 | 1024 | IP-Bus Cycle <sup>1</sup> | A11.12 | | 2 | Clock high or low time | 2 | 512 | IP-Bus Cycle <sup>1</sup> | A11.13 | | 3 | Slave select clock delay | 15.0 | _ | ns | A11.14 | | 4 | Output Data valid after Slave Select (SS) | _ | 50.0 | ns | A11.15 | | 5 | Output Data valid after SCK | _ | 50.0 | ns | A11.16 | | 6 | Input Data setup time | 50.0 | _ | ns | A11.17 | | 7 | Input Data hold time | 0.0 | _ | ns | A11.18 | | 8 | Slave disable lag time | 15.0 | _ | ns | A11.19 | | 9 | Sequential Transfer delay | 1 | _ | IP-Bus Cycle <sup>1</sup> | A11.20 | ## NOTES: ### NOTE Output timing was specified at a nominal 50 pF load. <sup>&</sup>lt;sup>1</sup> Inter Peripheral Clock is defined in the MPC5200 User Manual [1]. Figure 34. Timing Diagram — SPI Slave Mode, Format 0 (CPHA = 0) Table 38. Timing Specifications — SPI Master Mode, Format 1 (CPHA = 1) | Sym | Description | Min | Max | Units | SpecID | |-----|---------------------------|------|------|---------------------------|--------| | 1 | Cycle time | 4 | 1024 | IP-Bus Cycle <sup>1</sup> | A11.21 | | 2 | Clock high or low time | 2 | 512 | IP-Bus Cycle <sup>1</sup> | A11.22 | | 3 | Slave select clock delay | 15.0 | _ | ns | A11.23 | | 4 | Output data valid | _ | 20.0 | ns | A11.24 | | 5 | Input Data setup time | 20.0 | _ | ns | A11.25 | | 6 | Input Data hold time | 20.0 | _ | ns | A11.26 | | 7 | Slave disable lag time | 15.0 | _ | ns | A11.27 | | 8 | Sequential Transfer delay | 1 | _ | IP-Bus Cycle <sup>1</sup> | A11.28 | | 9 | Clock falling time | _ | 7.9 | ns | A11.29 | | 10 | Clock rising time | _ | 7.9 | ns | A11.30 | ## NOTES: #### **NOTE** Output timing was specified at a nominal 50 pF load. <sup>&</sup>lt;sup>1</sup> Inter Peripheral Clock is defined in the MPC5200 User Manual [1]. Figure 35. Timing Diagram — SPI Master Mode, Format 1 (CPHA = 1) Table 39. Timing Specifications — SPI Slave Mode, Format 1 (CPHA = 1) | Sym | Description | Min | Max | Units | SpecID | |-----|---------------------------|------|------|---------------------------|--------| | 1 | Cycle time | 4 | 1024 | IP-Bus Cycle <sup>1</sup> | A11.31 | | 2 | Clock high or low time | 2 | 512 | IP-Bus Cycle <sup>1</sup> | A11.32 | | 3 | Slave select clock delay | 15.0 | _ | ns | A11.33 | | 4 | Output data valid | _ | 50.0 | ns | A11.34 | | 5 | Input Data setup time | 50.0 | _ | ns | A11.35 | | 6 | Input Data hold time | 0.0 | _ | ns | A11.36 | | 7 | Slave disable lag time | 15.0 | _ | ns | A11.37 | | 8 | Sequential Transfer delay | 1 | _ | IP-Bus Cycle <sup>1</sup> | A11.38 | ### **NOTE** Output timing was specified at a nominal 50 pF load. NOTES: 1 Inter Peripheral Clock is defined in the MPC5200 User Manual [1]. Figure 36. Timing Diagram — SPI Slave Mode, Format 1 (CPHA = 1) ## 3.3.12 MSCAN The CAN functions are available as RX and TX pins at normal IO pads (I<sup>2</sup>C1+GPTimer or PSC2). There is no filter for the WakeUp dominant pulse. Any High-to-Low edge can cause WakeUp, if configured. ## 3.3.13 I<sup>2</sup>C Table 40. I<sup>2</sup>C Input Timing Specifications—SCL and SDA | Sym | Description | Min | Max | Units | SpecID | |-----|----------------------------------------------------------------|-----|-----|---------------------------|--------| | 1 | Start condition hold time | 2 | _ | IP-Bus Cycle <sup>1</sup> | A13.1 | | 2 | Clock low period | 8 | _ | IP-Bus Cycle <sup>1</sup> | A13.2 | | 4 | Data hold time | 0.0 | _ | ns | A13.3 | | 6 | Clock high time | 4 | _ | IP-Bus Cycle <sup>1</sup> | A13.4 | | 7 | Data setup time | 0.0 | _ | ns | A13.5 | | 8 | Start condition setup time (for repeated start condition only) | 2 | _ | IP-Bus Cycle <sup>1</sup> | A13.6 | | 9 | Stop condition setup time | 2 | _ | IP-Bus Cycle <sup>1</sup> | A13.7 | NOTES: <sup>&</sup>lt;sup>1</sup> Inter Peripheral Clock is defined in the MPC5200 User Manual [1]. Table 41. I<sup>2</sup>C Output Timing Specifications—SCL and SDA | Sym | Description | Min | Max | Units | SpecID | |----------------|----------------------------------------------------------------|-----|-----|---------------------------|--------| | 1 <sup>1</sup> | Start condition hold time | 6 | _ | IP-Bus Cycle <sup>3</sup> | A13.8 | | 2 <sup>1</sup> | Clock low period | 10 | _ | IP-Bus Cycle <sup>3</sup> | A13.9 | | 3 <sup>2</sup> | SCL/SDA rise time | _ | 7.9 | ns | A13.10 | | 4 <sup>1</sup> | Data hold time | 7 | _ | IP-Bus Cycle <sup>3</sup> | A13.11 | | 5 <sup>1</sup> | SCL/SDA fall time | _ | 7.9 | ns | A13.12 | | 6 <sup>1</sup> | Clock high time | 10 | _ | IP-Bus Cycle <sup>3</sup> | A13.13 | | 7 <sup>1</sup> | Data setup time | 2 | _ | IP-Bus Cycle <sup>3</sup> | A13.14 | | 8 <sup>1</sup> | Start condition setup time (for repeated start condition only) | 20 | _ | IP-Bus Cycle <sup>3</sup> | A13.15 | | 9 <sup>1</sup> | Stop condition setup time | 10 | _ | IP-Bus Cycle <sup>3</sup> | A13.16 | #### NOTES: <sup>3</sup> Inter Peripheral Clock is defined in the MPC5200 User Manual [1]. #### NOTE Output timing was specified at a nominal 50 pF load. Figure 37. Timing Diagram—I<sup>2</sup>C Input/Output ## 3.3.14 J1850 See the MPC5200 User Manual [1]. Programming IFDR with the maximum frequency (IFDR=0x20) results in the minimum output timings listed. The I<sup>2</sup>C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed in IFDR. Because SCL and SDA are open-drain-type outputs, which the processor can only actively drive low, the time SCL or SDA takes to reach a high level depends on external signal capacitance and pull-up resistor values ## 3.3.15 PSC ## 3.3.15.1 Codec Mode (8,16,24 and 32-bit) / $I^2S$ Mode Table 42. Timing Specifications—8,16, 24 and 32-bit CODEC / I<sup>2</sup>S Master Mode | Sym | Description | Min | Тур | Max | Units | SpecID | |-----|--------------------------------------------------|------|-----|-----|----------------|--------| | 1 | Bit Clock cycle time, programmed in CCS register | 40.0 | _ | _ | ns | A15.1 | | 2 | Clock pulse width | _ | 50 | _ | % <sup>1</sup> | A15.2 | | 3 | Bit Clock fall time | _ | _ | 7.9 | ns | A15.3 | | 4 | Bit Clock rise time | _ | _ | 7.9 | ns | A15.4 | | 5 | FrameSync valid after clock edge | _ | _ | 8.4 | ns | A15.5 | | 6 | FrameSync invalid after clock edge | _ | _ | 8.4 | ns | A15.6 | | 7 | Output Data valid after clock edge | _ | _ | 9.3 | ns | A15.7 | | 8 | Input Data setup time | 6.0 | _ | _ | ns | A15.8 | ### **NOTE** Output timing was specified at a nominal 50 pF load. NOTES: 1 Bit Clock cycle time Figure 38. Timing Diagram — 8,16, 24, and 32-bit CODEC / I<sup>2</sup>S Master Mode Table 43. Timing Specifications — 8,16, 24, and 32-bit CODEC / $\rm I^2S$ Slave Mode | Sym | Description | Min | Тур | Max | Units | SpecID | |-----|------------------------------------|------|-----|------|----------------|--------| | 1 | Bit Clock cycle time | 40.0 | _ | _ | ns | A15.9 | | 2 | Clock pulse width | _ | 50 | _ | % <sup>1</sup> | A15.10 | | 3 | FrameSync setup time | 1.0 | _ | _ | ns | A15.11 | | 4 | Output Data valid after clock edge | _ | _ | 14.0 | ns | A15.12 | | 5 | Input Data setup time | 1.0 | _ | _ | ns | A15.13 | | 6 | Input Data hold time | 1.0 | _ | _ | ns | A15.14 | NOTES: ### NOTE Output timing was specified at a nominal 50 pF load. Bit Clock cycle time Figure 39. Timing Diagram — 8,16, 24, and 32-bit CODEC / $I^2S$ Slave Mode ### 3.3.15.2 AC97 Mode Table 44. Timing Specifications — AC97 Mode | Sym | Description | Min | Тур | Max | Units | SpecID | |-----|-------------------------------------------|-----|------|------|-------|--------| | 1 | Bit Clock cycle time | _ | 81.4 | _ | ns | A15.15 | | 2 | Clock pulse high time | _ | 40.7 | _ | ns | A15.16 | | 3 | Clock pulse low time | _ | 40.7 | _ | ns | A15.17 | | 4 | Frame valid after rising clock edge | _ | _ | 13.0 | ns | A15.18 | | 5 | Output Data valid after rising clock edge | _ | | 14.0 | ns | A15.19 | | 6 | Input Data setup time | 1.0 | _ | _ | ns | A15.20 | | 7 | Input Data hold time | 1.0 | _ | _ | ns | A15.21 | ### **NOTE** Output timing was specified at a nominal 50 pF load. Figure 40. Timing Diagram — AC97 Mode ## 3.3.15.3 IrDA Mode Table 45. Timing Specifications — IrDA Transmit Line | Sym | Description | Min | Max | Units | SpecID | |-----|----------------------------------------------------------|-------|-------|-------|--------| | 1 | Pulse high time, defined in the IrDA protocol definition | 0.125 | 10000 | μS | A15.22 | | 2 | Pulse low time, defined in the IrDA protocol definition | 0.125 | 10000 | μS | A15.23 | | 3 | Transmitter rising time | _ | 7.9 | ns | A15.24 | | 4 | Transmitter falling time | _ | 7.9 | ns | A15.25 | ### **NOTE** Output timing was specified at a nominal 50 pF load. Figure 41. Timing Diagram — IrDA Transmit Line ### 3.3.15.4 SPI Mode Table 46. Timing Specifications — SPI Master Mode, Format 0 (CPHA = 0) | Sym | Description | Min | Max | Units | SpecID | |-----|------------------------------------------------------------------------|------|-----|-------|--------| | 1 | SCK cycle time, programable in the PSC CCS register | 30.0 | _ | ns | A15.26 | | 2 | SCK pulse width, 50% SCK cycle time | 15.0 | _ | ns | A15.27 | | 3 | Slave select clock delay, programable in the PSC CCS register | 30.0 | | ns | A15.28 | | 4 | Output Data valid after Slave Select (SS) | | 8.9 | ns | A15.29 | | 5 | Output Data valid after SCK | _ | 8.9 | ns | A15.30 | | 6 | Input Data setup time | 6.0 | _ | ns | A15.31 | | 7 | Input Data hold time | 1.0 | _ | ns | A15.32 | | 8 | Slave disable lag time | _ | 8.9 | ns | A15.33 | | 9 | Sequential Transfer delay, programable in the PSC CTUR / CTLR register | 15.0 | _ | ns | A15.34 | | 10 | Clock falling time | _ | 7.9 | ns | A15.35 | | 11 | Clock rising time | _ | 7.9 | ns | A15.36 | ### NOTE Output timing was specified at a nominal 50 pF load. Figure 42. Timing Diagram — SPI Master Mode, Format 0 (CPHA = 0) MPC5200 Data Sheet, Rev. 4 Table 47. Timing Specifications — SPI Slave Mode, Format 0 (CPHA = 0) | Sym | Description | Min | Max | Units | SpecID | |-----|-----------------------------------------------------------------|------|------|-------|--------| | 1 | SCK cycle time, programable in the PSC CCS register | 30.0 | _ | ns | A15.37 | | 2 | SCK pulse width, 50% SCK cycle time | 15.0 | _ | ns | A15.38 | | 3 | Slave select clock delay | 1.0 | _ | ns | A15.39 | | 4 | Input Data setup time | 1.0 | _ | ns | A15.40 | | 5 | Input Data hold time | 1.0 | _ | ns | A15.41 | | 6 | Output data valid after SS | _ | 14.0 | ns | A15.42 | | 7 | Output data valid after SCK | _ | 14.0 | ns | A15.43 | | 8 | Slave disable lag time | 0.0 | _ | ns | A15.44 | | 9 | Minimum Sequential Transfer delay = 2 * IP Bus clock cycle time | 30.0 | _ | _ | A15.45 | ### **NOTE** Output timing was specified at a nominal 50 pF load. Figure 43. Timing Diagram — SPI Slave Mode, Format 0 (CPHA = 0) | Sym | Description | Min | Max | Units | SpecID | |-----|------------------------------------------------------------------------|------|-----|-------|--------| | 1 | SCK cycle time, programable in the PSC CCS register | 30.0 | _ | ns | A15.46 | | 2 | SCK pulse width, 50% SCK cycle time | 15.0 | _ | ns | A15.47 | | 3 | Slave select clock delay, programable in the PSC CCS register | 30.0 | _ | ns | A15.48 | | 4 | Output data valid | _ | 8.9 | ns | A15.49 | | 5 | Input Data setup time | 6.0 | _ | ns | A15.50 | | 6 | Input Data hold time | 1.0 | _ | ns | A15.51 | | 7 | Slave disable lag time | _ | 8.9 | ns | A15.52 | | 8 | Sequential Transfer delay, programable in the PSC CTUR / CTLR register | 15.0 | _ | ns | A15.53 | | 9 | Clock falling time | _ | 7.9 | ns | A15.54 | | 10 | Clock rising time | _ | 7.9 | ns | A15.55 | **NOTE**Output timing was specified at a nominal 50 pF load. Figure 44. Timing Diagram — SPI Master Mode, Format 1 (CPHA = 1) Table 49. Timing Specifications — SPI Slave Mode, Format 1 (CPHA = 1) | Sym | Description | Min | Max | Units | SpecID | |-----|-----------------------------------------------------------------|------|------|-------|--------| | 1 | SCK cycle time, programable in the PSC CCS register | 30.0 | _ | ns | A15.56 | | 2 | SCK pulse width, 50% SCK cycle time | 15.0 | _ | ns | A15.57 | | 3 | Slave select clock delay | 0.0 | _ | ns | A15.58 | | 4 | Output data valid | _ | 14.0 | ns | A15.59 | | 5 | Input Data setup time | 2.0 | _ | ns | A15.60 | | 6 | Input Data hold time | 1.0 | _ | ns | A15.61 | | 7 | Slave disable lag time | 0.0 | _ | ns | A15.62 | | 8 | Minimum Sequential Transfer delay = 2 * IP-Bus clock cycle time | 30.0 | _ | ns | A15.63 | ### **NOTE** Output timing was specified at a nominal 50 pF load. Figure 45. Timing Diagram — SPI Slave Mode, Format 1 (CPHA = 1) ### 3.3.16 GPIOs and Timers ## 3.3.16.1 General and Asynchronous Signals The MPC5200 contains several sets if I/Os that do not require special setup, hold, or valid requirements. Most of these are asynchronous to the system clock. The following numbers are provided for test and validation purposes only, and they assume a 133 MHz internal bus frequency. Figure 46 shows the GPIO Timing Diagram. Table 50 gives the timing specifications. | Sym | Description | Min | Max | Units | SpecID | |-----------------|------------------------------|------|-------|-------|--------| | t <sub>CK</sub> | Clock Period | 7.52 | _ | ns | A16.1 | | t <sub>IS</sub> | Input Setup for Async Signal | 12 | _ | ns | A16.2 | | t <sub>IH</sub> | Input Hold for Async Signals | 1 | _ | ns | A16.3 | | t <sub>DV</sub> | Output Valid | _ | 15.33 | ns | A16.4 | | t <sub>DH</sub> | Output Hold | 1 | _ | ns | A16.5 | Table 50. Asynchronous Signals Figure 46. Timing Diagram—Asynchronous Signals ## 3.3.17 IEEE 1149.1 (JTAG) AC Specifications **Table 51. JTAG Timing Specification** | Sym | Characteristic | Min | Max | Unit | SpecID | |-----|----------------------------------------------------|------|-----|------|--------| | _ | TCK frequency of operation. | 0 | 25 | MHz | A17.1 | | 1 | TCK cycle time. | 40 | _ | ns | A17.2 | | 2 | TCK clock pulse width measured at 1.5V. | 1.08 | _ | ns | A17.3 | | 3 | TCK rise and fall times. | 0 | 3 | ns | A17.4 | | 4 | TRST setup time to tck falling edge <sup>1</sup> . | 10 | _ | ns | A17.5 | | 5 | TRST assert time. | 5 | _ | ns | A17.6 | | 6 | Input data setup time <sup>2</sup> . | 5 | _ | ns | A17.7 | | 7 | Input data hold time <sup>2</sup> . | 15 | _ | ns | A17.8 | | 8 | TCK to output data valid <sup>3</sup> . | 0 | 30 | ns | A17.9 | | 9 | TCK to output high impedance <sup>3</sup> . | 0 | 30 | ns | A17.10 | | 10 | TMS, TDI data setup time. | 5 | _ | ns | A17.11 | | 11 | TMS, TDI data hold time. | 1 | _ | ns | A17.12 | | 12 | TCK to TDO data valid. | 0 | 15 | ns | A17.13 | | 13 | TCK to TDO high impedance. | 0 | 15 | ns | A17.14 | ## NOTES: Non-test, other than TDO, signal output timing with respect to TCK. Numbers shown reference Table 51. Figure 47. Timing Diagram—JTAG Clock Input TRST is an asynchronous signal. The setup time is for test purposes only. Non-test, other than TDI and TMS, signal input timing with respect to TCK. 63 Figure 48. Timing Diagram—JTAG TRST Figure 49. Timing Diagram—JTAG Boundary Scan Figure 50. Timing Diagram—Test Access Port **Package Description** ## 4 Package Description ## 4.1 Package Parameters The MPC5200 uses a 27 mm x 27 mm TE-PBGA package. The package parameters are as provided in the following list: - Package outline 27 mm x 27 mm - Interconnects 272 - Pitch 1.27 mm ## 4.2 Mechanical Dimensions Figure 51 provides the mechanical dimensions, top surface, side profile, and pinout for the MPC5200, 272 TE-PBGA package. #### CASE 1135A-01 ISSUE B Figure 51. Mechanical Dimensions and Pinout Assignments for the MPC5200, 272 TE-PBGA ## 4.3 Pinout Listings See details in the MPC5200 User Manual [1]. Table 52. MPC5200 Pinout Listing | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | | |---------------|--------|------|--------------|-----------------------|---------------|------------------|--| | SDRAM | | | | | | | | | MEM_CAS | CAS | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_CLK_EN | CLK_EN | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_CS | | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_DQM[3:0] | DQM | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_MA[12:0] | MA | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_MBA[1:0] | MBA | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_MDQS[3:0] | MDQS | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_MDQ[31:0] | MDQ | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_CLK | | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_CLK | | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_RAS | RAS | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | MEM_WE | | I/O | VDD_MEM_IO | DRV16_MEM | TTL | | | | | | 1 | PCI | | 1 | | | | EXT_AD[31:0] | | I/O | VDD_IO | PCI | PCI | | | | PCI_CBE_0 | | I/O | VDD_IO | PCI | PCI | | | | PCI_CBE_1 | | I/O | VDD_IO | PCI | PCI | | | | PCI_CBE_2 | | I/O | VDD_IO | PCI | PCI | | | | PCI_CBE_3 | | I/O | VDD_IO | PCI | PCI | | | | PCI_CLOCK | | I/O | VDD_IO | PCI | PCI | | | | PCI_DEVSEL | | I/O | VDD_IO | PCI | PCI | | | | PCI_FRAME | | I/O | VDD_IO | PCI | PCI | | | | PCI_GNT | | I/O | VDD_IO | DRV8 | TTL | | | | PCI_IDSEL | | I/O | VDD_IO | DRV8 | TTL | | | | PCI_IRDY | | I/O | VDD_IO | PCI | PCI | | | | PCI_PAR | | I/O | VDD_IO | PCI | PCI | | | | PCI_PERR | | I/O | VDD_IO | PCI | PCI | | | | PCI_REQ | | I/O | VDD_IO | DRV8 | TTL | | | | PCI_RESET | | I/O | VDD_IO | PCI | PCI | | | | PCI_SERR | | I/O | VDD_IO | PCI | PCI | | | | PCI_STOP | | I/O | VDD_IO | PCI | PCI | | | Table 52. MPC5200 Pinout Listing (continued) | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | |---------------|------------------------|------|--------------|-----------------------|---------------|------------------| | PCI_TRDY | | I/O | VDD_IO | PCI | PCI | | | | - | | Local Plus | | | | | LP_ACK | | I/O | VDD_IO | DRV8 | TTL | PULLUP | | LP_ALE | | I/O | VDD_IO | DRV8 | TTL | | | LP_OE | | I/O | VDD_IO | DRV8 | TTL | | | LP_RW | | I/O | VDD_IO | DRV8 | TTL | | | LP_TS | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS0 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS1 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS2 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS3 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS4 | | I/O | VDD_IO | DRV8 | TTL | | | LP_CS5 | | I/O | VDD_IO | DRV8 | TTL | | | | 1 | | ATA | | | I | | ATA_DACK | | I/O | VDD_IO | DRV8 | TTL | | | ATA_DRQ | | I/O | VDD_IO | DRV8 | TTL | PULLDOWN | | ATA_INTRQ | | I/O | VDD_IO | DRV8 | TTL | PULLDOWN | | ATA_IOCHRDY | | I/O | VDD_IO | DRV8 | TTL | PULLUP | | ATA_IOR | | I/O | VDD_IO | DRV8 | TTL | | | ATA_IOW | | I/O | VDD_IO | DRV8 | TTL | | | ATA_ISOLATION | | I/O | VDD_IO | DRV8 | TTL | | | | 1 | | Ethernet | | | | | ETH_0 | TX, TX_EN | I/O | VDD_IO | DRV4 | TTL | | | ETH_1 | RTS, TXD[0] | I/O | VDD_IO | DRV4 | TTL | | | ETH_2 | USB_TXP, TX,<br>TXD[1] | I/O | VDD_IO | DRV4 | TTL | | | ETH_3 | USB_PRTPWR,<br>TXD[2] | I/O | VDD_IO | DRV4 | TTL | | | ETH_4 | USB_SPEED,<br>TXD[3] | I/O | VDD_IO | DRV4 | TTL | | | ETH_5 | USB_SUPEND,<br>TX_ER | I/O | VDD_IO | DRV4 | TTL | | | ETH_6 | USB_OE, RTS,<br>MDC | I/O | VDD_IO | DRV4 | TTL | | | ETH_7 | TXN, MDIO | I/O | VDD_IO | DRV4 | TTL | | ### **Package Description** Table 52. MPC5200 Pinout Listing (continued) | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | | |--------|-----------------------------|------|------------------|-----------------------|---------------|------------------|--| | ETH_8 | RX_DV | I/O | VDD_IO | DRV4 | TTL | | | | ETH_9 | CD, RX_CLK | I/O | VDD_IO | DRV4 | Schmitt | | | | ETH_10 | CTS, COL | I/O | VDD_IO | DRV4 | TTL | | | | ETH_11 | TX_CLK | I/O | VDD_IO | DRV4 | Schmitt | | | | ETH_12 | RXD[0] | I/O | VDD_IO | DRV4 | TTL | | | | ETH_13 | USB_RXD, CTS,<br>RXD[1] | I/O | VDD_IO | DRV4 | TTL | | | | ETH_14 | USB_RXP,<br>UART_RX, RXD[2] | I/O | VDD_IO | DRV4 | TTL | | | | ETH_15 | USB_RXN, RX,<br>RXD[3] | I/O | VDD_IO | DRV4 | TTL | | | | ETH_16 | USB_OVRCNT,<br>CTS, RX_ER | I/O | VDD_IO | DRV4 | TTL | | | | ETH_17 | CD, CRS | I/O | VDD_IO | DRV4 | TTL | | | | | IRDA | | | | | | | | PSC6_0 | IRDA_RX, TxD | I/O | VDD_IO | DRV4 | TTL | | | | PSC6_1 | RxD | I/O | VDD_IO | DRV4 | TTL | | | | PSC6_2 | Frame, CTS | I/O | VDD_IO | DRV4 | TTL | | | | PSC6_3 | IR_USB_CLK,BitC<br>lk, RTS | I/O | VDD_IO | DRV4 | TTL | | | | | | | USB | | | | | | USB_0 | USB_OE | I/O | VDD_IO | DRV4 | TTL | | | | USB_1 | USB_TXN | I/O | VDD_IO | DRV4 | TTL | | | | USB_2 | USB_TXP | I/O | VDD_IO | DRV4 | TTL | | | | USB_3 | USB_RXD | I/O | VDD_IO | DRV4 | TTL | | | | USB_4 | USB_RXP | I/O | VDD_IO | DRV4 | TTL | | | | USB_5 | USB_RXN | I/O | VDD_IO | DRV4 | TTL | | | | USB_6 | USB_PRTPWR | I/O | VDD_IO | DRV4 | TTL | | | | USB_7 | USB_SPEED | I/O | VDD_IO | DRV4 | TTL | | | | USB_8 | USB_SUPEND | I/O | VDD_IO | DRV4 | TTL | | | | USB_9 | USB_OVRCNT | I/O | VDD_IO | DRV4 | TTL | | | | | | | I <sup>2</sup> C | | | | | | I2C_0 | SCL | I/O | VDD_IO | DRV4 | Schmitt | | | | I2C_1 | SDA | I/O | VDD_IO | DRV4 | Schmitt | | | | I2C_2 | SCL | I/O | VDD_IO | DRV4 | Schmitt | | | Table 52. MPC5200 Pinout Listing (continued) | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | |-------------|-----------------------------|------|--------------|-----------------------|---------------|------------------| | I2C_3 | SDA | I/O | VDD_IO | DRV4 | Schmitt | | | | | | PSC | | | | | PSC1_0 | TxD, Sdata_out,<br>MOSI, TX | I/O | VDD_IO | DRV4 | TTL | | | PSC1_1 | RxD, Sdata_in,<br>MISO, TX | I/O | VDD_IO | DRV4 | TTL | | | PSC1_2 | Mclk, Sync, RTS | I/O | VDD_IO | DRV4 | TTL | | | PSC1_3 | BitClk, SCK, CTS | I/O | VDD_IO | DRV4 | TTL | | | PSC1_4 | Frame, SS, CD | I/O | VDD_IO | DRV4 | TTL | | | PSC2_0 | TxD, Sdata_out,<br>MOSI, TX | I/O | VDD_IO | DRV4 | TTL | | | PSC2_1 | RxD, Sdata_in,<br>MISO, TX | I/O | VDD_IO | DRV4 | TTL | | | PSC2_2 | Mclk, Sync, RTS | I/O | VDD_IO | DRV4 | TTL | | | PSC2_3 | BitClk, SCK, CTS | I/O | VDD_IO | DRV4 | TTL | | | PSC2_4 | Frame, SS, CD | I/O | VDD_IO | DRV4 | TTL | | | PSC3_0 | USB_OE, TxDS,<br>TX | I/O | VDD_IO | DRV4 | TTL | | | PSC3_1 | USB_TXN, RxD,<br>RX | I/O | VDD_IO | DRV4 | TTL | | | PSC3_2 | USB_TXP, BitClk,<br>RTS | I/O | VDD_IO | DRV4 | TTL | | | PSC3_3 | USB_RXD, Frame,<br>SS, CTS | I/O | VDD_IO | DRV4 | TTL | | | PSC3_4 | USB_RXP, CD | I/O | VDD_IO | DRV4 | TTL | | | PSC3_5 | USB_RXN | I/O | VDD_IO | DRV4 | TTL | | | PSC3_6 | USB_PRTPWR,<br>Mclk, MOSI | I/O | VDD_IO | DRV4 | TTL | | | PSC3_7 | USB_SPEED.<br>MISO | I/O | VDD_IO | DRV4 | TTL | | | PSC3_8 | USB_SUPEND, | I/O | VDD_IO | DRV4 | TTL | | | PSC3_9 | USB_OVRCNT,<br>SCK | I/O | VDD_IO | DRV4 | TTL | | | | 1 | - | GPIO/TIMER | L | | 1 | | GPIO_WKUP_6 | MEM_CS1 | I/O | VDD_MEM_IO | DRV16_MEM | TTL | PULLUP_MEM | | GPIO_WKUP_7 | | I/O | VDD_IO | DRV8 | TTL | | | TIMER_0 | | I/O | VDD_IO | DRV4 | TTL | | ## Package Description Table 52. MPC5200 Pinout Listing (continued) | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | |--------------|-------|--------|-----------------|-----------------------|---------------|------------------| | TIMER_1 | | I/O | VDD_IO | DRV4 | TTL | | | TIMER_2 | MOSI | I/O | VDD_IO | DRV4 | TTL | | | TIMER_3 | MISO | I/O | VDD_IO | DRV4 | TTL | | | TIMER_4 | SS | I/O | VDD_IO | DRV4 | TTL | | | TIMER_5 | SCK | I/O | VDD_IO | DRV4 | TTL | | | TIMER_6 | | I/O | VDD_IO | DRV4 | TTL | | | TIMER_7 | | I/O | VDD_IO | DRV4 | TTL | | | | | | Clock | <b>!</b> | | | | SYS_XTAL_IN | | Input | VDD_IO | | | | | SYS_XTAL_OUT | | Output | VDD_IO | | | | | RTC_XTAL_IN | | Input | VDD_IO | | | | | RTC_XTAL_OUT | | Output | VDD_IO | | | | | | | | Misc | <u> </u> | | | | PORRESET | | Input | VDD_IO | DRV4 | Schmitt | | | HRESET | | I/O | VDD_IO | DRV8_OD <sup>1</sup> | Schmitt | | | SRESET | | I/O | VDD_IO | DRV8_OD <sup>1</sup> | Schmitt | | | IRQ0 | | I/O | VDD_IO | DRV4 | TTL | | | IRQ1 | | I/O | VDD_IO | DRV4 | TTL | | | IRQ2 | | I/O | VDD_IO | DRV4 | TTL | | | IRQ3 | | I/O | VDD_IO | DRV4 | TTL | | | | | Tes | t/Configuration | <u> </u> | | | | SYS_PLL_TPA | | I/O | VDD_IO | DRV4 | TTL | | | TEST_MODE_0 | | Input | VDD_IO | DRV4 | TTL | | | TEST_MODE_1 | | Input | VDD_IO | DRV4 | TTL | | | TEST_SEL_0 | | I/O | VDD_IO | DRV4 | TTL | PULLUP | | TEST_SEL_1 | | I/O | VDD_IO | DRV8 | TTL | | | JTAG_TCK | TCK | Input | VDD_IO | DRV4 | TTL | PULLUP | | JTAG_TDI | TDI | Input | VDD_IO | DRV4 | TTL | PULLUP | | JTAG_TDO | TDO | I/O | VDD_IO | DRV8 | TTL | | | JTAG_TMS | TMS | Input | VDD_IO | DRV4 | TTL | PULLUP | | JTAG_TRST | TRST | Input | VDD_IO | DRV4 | TTL | PULLUP | Table 52. MPC5200 Pinout Listing (continued) | Name | Alias | Туре | Power Supply | Output Driver<br>Type | Input<br>Type | Pull-up/<br>down | |---------------|-------|------|----------------|-----------------------|---------------|------------------| | | | Pov | ver and Ground | | | | | VDD_IO | | - | | | | | | VDD_MEM_IO | | - | | | | | | VDD_CORE | | - | | | | | | VSS_IO/CORE | | - | | | | | | SYS_PLL_AVDD | | - | | | | | | CORE_PLL_AVDD | | - | | | | | #### NOTES: ## **5** System Design Information ## 5.1 Power UP/Down Sequencing Figure 52 shows situations in sequencing the I/O VDD (VDD\_IO), Memory VDD (VDD\_IO\_MEM), PLL VDD (PLL\_AVDD), and Core VDD (VDD\_CORE). All "open drain" outputs of the MPC5200 are actually regular three-state output drivers with the output data tied low and the output enable controlled. Thus, unlike a true open drain, there is a current path from the external system to the MPC5200 I/O power rail if the external signal is driven above the MPC5200 I/O power rail voltage. #### **System Design Information** #### Note: - 1. VDD\_CORE should not exceed VDD\_IO, VDD\_IO\_MEM or PLL\_AVDD by more than 0.4 V at any time, including power-up. - 2. It is recommended that VDD\_CORE/PLL\_AVDD should track VDD\_IO/VDD\_IO\_MEM up to 0.9 V then separate for completion of ramps. - 3. Input voltage must not be greater than the supply voltage (VDD\_IO, VDD\_IO\_MEM, VDD\_CORE, or PLL\_AVDD) by more than 0.5 V at any time, including during power-up. - 4. Use 1 microsecond or slower rise time for all supplies. #### Figure 52. Supply Voltage Sequencing The relationship between VDD\_IO\_MEM and VDD\_IO is non-critical during power-up and power-down sequences. Both VDD\_IO\_MEM (2.5 V or 3.3 V) and VDD\_IO are specified relative to VDD\_CORE. ## 5.1.1 Power Up Sequence If VDD\_IO/VDD\_IO\_MEM are powered up with the VDD\_CORE at 0V, the sense circuits in the I/O pads will cause all pad output drivers connected to the VDD\_IO/VDD\_IO\_MEM to be in a high-impedance state. There is no limit to how long after VDD\_IO/VDD\_IO\_MEM powers up before VDD\_CORE must power up. VDD\_CORE should not lead the VDD\_IO, VDD\_IO\_MEM or PLL\_AVDD by more than 0.4 V during power ramp up or there will be high current in the internal ESD protection diodes. The rise times on the power supplies should be slower than 1 microsecond to avoid turning on the internal ESD protection clamp diodes. The recommended power up sequence is as follows: Use one microsecond or slower rise time for all supplies. VDD\_CORE/PLL\_AVDD and VDD\_IO/VDD\_IO\_MEM should track up to 0.9 V and then separate for the completion of ramps with VDD\_IO/VDD\_IO\_MEM going to the higher external voltages. One way to accomplish this is to use a low drop-out voltage regulator. ## 5.1.2 Power Down Sequence If VDD\_CORE/PLL\_AVDD are powered down first, then sense circuits in the I/O pads will cause all output drivers to be in a high impedance state. There is no limit on how long after VDD\_CORE and PLL\_AVDD power down before VDD\_IO or VDD\_IO\_MEM must power down. VDD\_CORE should not lag VDD\_IO, VDD\_IO\_MEM, or PLL\_AVDD going low by more than 0.4V during power down or there will be undesired high current in the ESD protection diodes. There are no requirements for the fall times of the power supplies. The recommended power down sequence is as follows: Drop VDD\_CORE/PLL\_AVDD to 0V. Drop VDD\_IO/VDD\_IO\_MEM supplies. ## 5.2 System and CPU Core AVDD power supply filtering Each of the independent PLL power supplies require filtering external to the device. The following drawing is a recommendation for the required filter circuit. Figure 53. Power Supply Filtering ## 5.3 Pull-up/Pull-down Resistor Requirements The MPC5200 requires external pull-up or pull-down resistors on certain pins. ## 5.3.1 Pull-down Resistor Requirements for TEST pins The MPC5200 requires pull-down resistors on the test pins TEST\_MODE\_0, TEST\_MODE\_1, TEST\_SEL\_1. **System Design Information** ## 5.3.2 Pull-up Requirements for the PCI Control Lines If the PCI interface is NOT used (and internally disabled) the PCI control pins must be terminated as indicated by the PCI Local Bus specification [4]. This is also required for MOST/Graphics and Large Flash Mode. PCI control signals always require pull-up resistors on the motherboard (not the expansion board) to ensure that they contain stable values when no agent is actively driving the bus. This includes PCI\_FRAME, PCI\_TRDY, PCI\_IRDY, PCI\_DEVSEL, PCI\_STOP, PCI\_SERR, PCI\_PERR, and PCI\_REQ. # 5.3.3 Pull-up/Pull-down Requirements for MEM\_MDQS pins (SDRAM) The MEM\_MDQS[3:0] signals are not used with SDR memories and require pull-up or pull-down resistors in SDRAM mode. ## **5.4 JTAG** The MPC5200 provides the user an IEEE 1149.1 JTAG interface to facilitate board/system testing. It also provides a Common On-Chip Processor (COP) Interface, which shares the IEEE 1149.1 JTAG port. The COP Interface provides access to the MPC5200's imbedded Freescale (formerly Motorola) MPC603e G2\_LE processor. This interface provides a means for executing test routines and for performing software development & debug functions. ## 5.4.1 JTAG\_TRST Boundary scan testing is enabled through the JTAG interface signals. The JTAG\_TRST signal is optional in the IEEE 1149.1 specification but is provided on all processors that implement the PowerPC architecture. To obtain a reliable power-on reset performance, the JTAG\_TRST signal must be asserted during power-on reset. ## 5.4.1.1 JTAG\_TRST and PORRESET The JTAG interface can control the direction of the MPC5200 I/O pads via the boundary scan chain. The JTAG module must be reset before the MPC5200 comes out of power-on reset; do this by asserting JTAG TRST before PORRESET is released. For more details refer to the Reset and JTAG Timing Specification. Figure 54. PORRESET vs. JTAG TRST ### 5.4.1.2 Connecting JTAG\_TRST The wiring of the JTAG\_TRST depends on the existence of a board-related debug interface (see Table 53 below). Normally this interface is implemented, using a COP (common on-chip processor) connector. The COP allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the MPC5200. ## 5.4.2 G2\_LE COP/BDM Interface There are two possibilities to connect the JTAG interface: using it with a COP connector and without a COP connector. ## 5.4.2.1 Boards interfacing the JTAG port via a COP connector The MPC5200 functional pin interface and internal logic provides access to the embedded G2\_LE processor core through the Freescale (formerly Motorola) standard COP/BDM interface. Table 53 gives the COP/BDM interface signals. The pin order shown reflects only the COP/BDM connector order. | BDM<br>Pin # | MPC5200<br>I/O Pin | BDM<br>Connector | Internal<br>PullUp/Down | External<br>PullUp/Down | I/O <sup>1</sup> | |--------------|--------------------|------------------|-------------------------|-------------------------|------------------| | 16 | _ | GND | _ | _ | _ | | 15 | TEST_SEL_0 | ckstp_out | _ | _ | I | | 14 | _ | KEY | _ | _ | _ | | 13 | HRESET | hreset | | 10k Pull-Up | 0 | | 12 | _ | GND | _ | _ | _ | | 11 | SRESET | sreset | | 10k Pull-Up | 0 | | 10 | _ | N/C | _ | _ | _ | | 9 | JTAG_TMS | tms | 100k Pull-Up | 10k Pull-Up | 0 | Table 53. COP/BDM Interface Signals MPC5200 Data Sheet, Rev. 4 #### **System Design Information** Table 53. COP/BDM Interface Signals (continued) | BDM<br>Pin # | MPC5200<br>I/O Pin | BDM<br>Connector | Internal<br>PullUp/Down | External<br>PullUp/Down | I/O <sup>1</sup> | |--------------|-------------------------|---------------------|-------------------------|-------------------------|------------------| | 8 | _ | N/C | _ | _ | _ | | 7 | JTAG_TCK | tck | 100k Pull-Up | 10k Pull-Up | 0 | | 6 | _ | VDD <sup>2</sup> | _ | _ | _ | | 5 | See Note <sup>3</sup> . | halted <sup>3</sup> | _ | _ | I | | 4 | JTAG_TRST | trst | 100k Pull-Up | 10k Pull-Up | 0 | | 3 | JTAG_TDI | tdi | 100k Pull-Up | 10k Pull-Up | 0 | | 2 | See Note <sup>4</sup> . | qack <sup>4</sup> | _ | _ | 0 | | 1 | JTAG_TDO | tdo | _ | _ | I | #### NOTES: For a board with a COP (common on-chip processor) connector, which accesses the JTAG interface and which needs to reset the JTAG module, simply wiring JTAG\_TRST and PORRESET is not recommended. To reset the MPC5200 via the COP connector, the HRESET pin of the COP should be connected to the HRESET pin of the MPC5200. The circuitry shown in Figure 55 allows the COP to assert HRESET or JTAG TRST separately, while any other board sources can drive PORRESET. With respect to the emulator tool's perspective: Input is really an output from the embedded G2\_LE core. Output is really an input to the core. <sup>&</sup>lt;sup>2</sup> From the board under test, power sense for chip power. <sup>&</sup>lt;sup>3</sup> HALTED is not available from G2\_LE core. <sup>&</sup>lt;sup>4</sup> Input to the G2\_LE core to enable/disable soft-stop condition during breakpoints. MPC5200 internal ties core\_gack\_ to GND in its normal/functional mode (always asserted). Figure 55. COP Connector Diagram **System Design Information** ### 5.4.2.2 Boards without COP connector If the JTAG interface is <u>not used</u>, <u>JTAG\_TRST</u> should be tied to <u>PORRESET</u>, so that it is asserted when the system reset signal (<u>PORRESET</u>) is asserted. This ensures that the JTAG scan chain is initialized during power on. Figure 56 shows the connection of the JTAG interface without COP connector. Figure 56. JTAG\_TRST wiring for boards without COP connector ## 6 Ordering Information **Table 54. Ordering Information** | Part Number | Speed | Ambient Temp | Qualification | |---------------|-------|--------------|------------------| | MPC5200BV400 | 400 | 0C to 70C | Commercial | | MPC5200CBV266 | 266 | -40C to 85C | Industrial | | MPC5200CBV400 | 400 | -40C to 85C | Industrial | | SPC5200CBV400 | 400 | -40C to 85C | Automotive - AEC | ## 7 Document Revision History Table 55 provides a revision history for this hardware specification. **Table 55. Document Revision History** | Rev. No. | Substantive Change(s) | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | First Preliminary release with some TBD's in spec tables (6/2003) | | 0.2 | Added AC specs for missing modules, power-on sequence, misc other updates (7/2003) | | 0.2.1 | Corrected maximum core operating frequency (7/2003) | | 0.3 | Added Memory Interface Timing values, misc other updates (8/2003) | | 1.0 | Added Information about JTAG_TRST (11/2003) | | 2.0 | Added Power Numbers (Section 3.1.5), updated Oscillator and PLL Characteristics (Section 3.2), updated SDRAM AC Characteristics (Section 3.3.5) | | 3.0 | Change to Freescale brand and format (8/2004) | | 4.0 | Updates to LPC timing, DDR SDRAM timing, JTAG section, replaced TBD's (1/2005) | | | Rev 4 has been regenerated with the new Freescale appearance guidelines, the title was changed and the reference to www.mobilegt.com in the first paragraph (Note) was changed to www. freescale.com (3/2006). | ### For more detailed information, refer to the following documentation: - [1] MPC5200 User Manual MPC5200UM - [2] PowerPC Microprocessor Family: The Programming Environments for 32-bit Microprocessors, Rev. 2: MPCFPE32B/AD - [3] G2 Core Reference Manual, Rev. 0: G2CORERM/D - [4] PCI Local Bus Specification, Revision 2.2, December 18, 1998 - [5] ANSI ATA-4 Specification - [6] IEEE 802.3 Specification (ETHERNET) #### How to Reach Us: **Home Page:** www.freescale.com E-mail: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or quarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005, 2006. All rights reserved.