LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747 (631) 271-0400 FAX (631) 271-0405 July 2008 # 24-BIT x 4-AXES QUADRATURE COUNTER ### **FEATURES:** - Read/write registers for count and I/O modes. Count modes include: non-quadrature (Up/Down), Quadrature (x1, x2, x4), Free-run, Non-recycle, Modulo-n and Range limit - · Separate mode-control registers for each axis - · Interrupt output and interrupt mask register - 40 MHz count frequency, 5V 20 MHz count frequency, 3V - Sets of 24-bit counters, preset registers, comparators and output latches and 8-bit status registers for each axis - Digital filtering of the input quadrature clocks for noise immumity. - · 3-state Octal I/O bus - 3V to 5.5V operating voltage range - · LS7566R-TS (TSSOP) See Figure 1 - ## **GENERAL DESCRIPTION:** The LS7566R consists of four identical modules of 24-bit programmable counters with direct interface to incremental encoders. The modules can be configured to operate as quadratureclock counters or non-quadrature up/down counters. In both quadrature and non-quadrature modes, the modules can be further configured into free-running, non-recycle, modulo-n and range-limit count modes. The mode configuration is made through two 8-bit read/write addressable control registers, MDR0 and MDR1. Data can be ported to a 24-bit preset register PR, organized in directly addressable (write-only) byte0 [PR0], byte1 [PR1] and byte2 [PR2] segments. PR can be transferred to the 24-bit counter CNTR, either by instruction to CMR or by hardware input control. A 24-bit digital comparator perpetually checks for the equality of the CNTR and the PR and can be used to set an output flag when the equality occurs. For reading the CNTR, its instantaneous value can be transferred to a 24-bit output latch OL, either by instruction to CMR or by hardware input control. The OL in turn can be read in directly addressable (read-only) byte0 [OL0], byte1 [OL1] and byte2 [OL2] segments. An addressable (read-only) Octal status register STR, stores the count related status information such as CNTR overflow, underflow, count direction, etc. Data communication for read/write is performed through an Octal 3-state parallel I/O bus. # **REGISTER DESCRIPTION:** Following is a list of the hardware registers. There are four sets of registers, with name prefixes x0 through x3 to refer to axes x0 through x3. **PIN ASSIGNMENT** - Top View ### FIGURE 1 The information included herein is believed to be accurate and reliable. However, LSI Computer Systems, Inc. assumes no responsibilities for inaccuracies, nor for any infringements of patent rights of others which may result from its use. # **PR** (x0PR, x1PR, x2PR, x3PR) The PR is a 24-bit data register directly addressable for write in individual segments of byte0 [PR0], byte1 [PR1] and byte2 [PR2]. The PR serves as the input portal for the counter (CNTR), since the CNTR is not directly addressable for either read or write. In order to preset the CNTR to any desired value the data is first written into the PR and then transferred into the CNTR. In **mod-n** and **range-limit** count modes the PR serves as the repository for the division factor n and the count range-limit, respectively. The PR can also be used to hold the compare data for the CNTR wherein the equality PR = CNTR sets an output flag. # CNTR (x0CNTR, x1CNTR, x2CNTR, x3CNTR): The CNTR is a 24-bit up/down counter which counts the up/down pulses resulting from tthe quadrature clocks applied at A and B inputs or alternatively, in non-quadrature mode, pulses applied at the A input. The CNTR is not directly accessible for read or write; instead it can be preloaded with data from the PR or it can port its own data out to the OL which in turn can be accessed by read operation. In both quadrature and non-quadrature modes, the CNTR can be further configured into either free-running or single-cycle or mod-n or range-limit mode. # OL (x0OL, x1OL, x2OL, x3OL): The OL is a 24-bit register directly addressable for read in individual segments of byte0 [OL1], byte1 [OL1] and byte2 [OL2]. OL serves as the output portal for the CNTR. Snapshot of the CNTR data can be loaded in the OL without interfering with the counting process, which then can be accessed by read. ## STR (x0STR, x1STR, x2STR, x3STR): The STR is an 8-bit status register indicating count related status. An individual STR bit is set to 1 when the bit related event has taken place. The STR is cleared to 0 at power-up. The STR can also be cleared through the control register CMR with the exception of bit1 (U/D) and bit3 (CEN). These two STR bits always indicate the instantaneous status of the count\_direction and count\_enable assertion/de-assertion. The STR bits are described below: B7 (CY): Carry; set by CNTR overflow B6 (BW): Borrow; set by CNTR underflow B5 (CMP): Set when CNTR = PR B4 (IDX): Set when INDX input is at active level B3 (CEN): Set when counting is enabled, reset when counting is disabled B2 (0): Always 0 B1 (U/D): Set when counting up, reset when counting down B0 (S): Sign of count value; set when negative, reset when positive #### IMR: The IMR is a trans-axis global register used for masking out the interrupt function of individual axes. It is a 4-bit read/write register with the following bit assignments. B0 = 0: disable axis 0 interrupt = 1: enable axis 0 interrupt B1 = 0: disable axis 1 interrupt = 1: enable axis 1 interrupt B2 = 0: disable axis 2 interrupt = 1: enable axis 2 interrupt B3 = 0: disable axis 3 interrupt = 1: enable axis 3 interrupt A write to IMR places the lower nibble of the databus into the IMR with identical bit map. A read of IMR produces a joint read of IMR and ISR (interrupt status register), with IMR occupying the lower nibble and ISR occupying the upper nibble of the databus. #### ISR: The ISR is a trans-axis global register used to hold the interrupt assertion status of all the axes. It is a 4-bit read-only register with the following bit assignment. B0 = 0: axis\_0 interrupt cleared = 1: axis 0 interrupt asserted B1 = 0: axis\_1 interrupt cleared = 1: axis\_1 interrupt asserted B2 = 0: axis\_2 interrupt cleared = 1: axis\_2 interrupt asserted B3 = 0: axis\_3 interrupt cleared = 1: axis\_3 interrupt asserted An ISR bit gets set when the FLGa output of the associated axis switches low. For this reason, in order for the interrupt to be enabled for any axis, its associated FLGa output must be enabled. In addition, the associated IMR bit must also be set for the interrupt to be enabled. An individual ISR bit can be cleared through its axis relevant CMR register. The ISR is cleared upon power-up. A read of ISR produces a joint read of ISR and IMR (interrupt mask register) with ISR occupying the upper nibble and IMR occupying the lower nibble of the databus. ## CMR (x0CMR, x1CMR, x2CMR, x3CMR): The CMR is a write only register, which when written into, generates transient signals to perform load and reset operations as described below: CMR: B7 B6 B5 B4 B3 B2 B1 B0 B0 = 0: Nop = 1: Reset CNTR and sign to 0. (Should not be combinedwith load\_CNTR operation). B1 = 0: Nop = 1: Load CNTR from PR. Affects all 24 bits. (Should not be combined with reset\_CNTR operation) B2 = 0: Nop = 1: Load OL from CNTR. Affects all 24 bits. B3 = 0: Nop = 1: Reset STR. Affects status bits corresponding to carry, borrow, compare and index. Status bits corresponding to count\_enable, count direction and sign are not affected. B4 = 0: Nop 1: Master reset. Resets MDR0, MDR1, STR, CNTR, PR, OL, ISR and IMR B5 = 0: Nop 1: Set sign bit B6 = 0: Nop 1: Reset sign bit B7 = 0: Nop. 1: Reset ISR bit for the selected axis MDR0 (x0MDR0, x1MDR0, x2MD0, x3MDR0): The MDR0 is an 8-bit read/write register which configures the counting modes and the index input functionality. Upon power-up, the MDR0 is cleared to zero. MDR0: B7 B6 B5 B4 B3 B2 B1 B0 B1B0 = 00: Non-quadrature count mode (A = clock, B = direction). = 01: x1 quadrature count mode (one count per quadrature cycle). = 10: x2 quadrature count mode (two counts per quadrature cycle). = 11: x4 quadrature count mode (four counts per quadrature cycle). B3B2 = 00: **Free-running** count mode. = 01: Single-cycle count mode (CNTR disabled with carry and borrow, re-enabled with reset or load) = 10: **Range-limit** count mode (up and down count ranges are limited between PR and zero, respectively. Counting freezes at these limits but resumes when the direction is reversed) = 11: **Modulo-n** count mode (input count clock frequency is divided by a factor of [n+1], where n = PR. In up direction, the CNTR is **cleared** to 0 at CNTR = PR and up count continues. In down direction, the CNTR is **preset** to the value of PR at CNTR = 0 and down count continues. A mod-n rollover marker pulse is generated at each limit at the FLGa output). B5B4 = 00: Disable INDX/ input. = 01: Configure INDX/ input as the load CNTR input (transfers PR to CNTR). = 10: Configure INDX/ as the reset \_CNTR input (clears CNTR to 0). = 11: Configure INDX/ as the load\_OL input (transfers CNTR to OL). B6 = 0: Asynchronous INDX/ input = 1: Synchronous INDX/ input (overridden in non-Quadrature Mode) B7 = 0: Input filter clock (PCK) division factor = 1. Filter clock frequency = fPCK. = 1: Input filter clock division factor = 2. Filter clock frequency = fPCK/2. MDR1 (x0MDR1, x1MDR1, x2MD1, x3MDR1): The MDR1 is an 8-bit read/write register which configures the FLGa and FLGb output functionality. In addition, the MDR1 can be used to enable/disable counting. Upon power-up, the MDR1 is cleared to zero: MDR1: B7 B6 B5 B4 B3 B2 B1 B0 B0 = 1: Enable Carry on FLGa (flags CNTR overflow; latched or unlatched logic low on carry). B1 = 1: Enable Borrow on FLGa (flags CNTR underflow, latched or unlatched logic low on borrow). B2 = 1: Enable Compare on FLGa (In free-running count mode a latched or unlatched logic low is generated in both up and down count directions at CNTR = PR. In contrast, in range-limit and mod-n count modes a latched or unlatched low is generated at CNTR = PR in the up-count direction only. B3 = 1: Enable index on FLGa (flags index, latched or unlatched logic low when INDX/ input is at active level) B5B4 = 00: FLGb disabled (fixed high) = 01: FLGb = **Sign**, high for negative signifying CNTR underflow, low for positive. = 10: FLGb = **Up/Down** count direction, high in count-up, low in count-down. B6 = 0: Enable counting. = 1: Disable counting. B7 = 0: FLGa is latched. = 1: FLGa is non-latched and instantaneous. NOTE: Carry, Borrow, Compare and Index can all be simultaneously enabled on FLGa. I/O PINS: The following is a description of the input/output pins. RSO(Pin 3), RS1 (Pin 2), RS2 (Pin1). Inputs. These three inputs select the hardware registers for read/write access according to Table 1. **TABLE 1** | CS/ | RS2 | RS1 | RS0 | RD/ | WR/ | SELECTED REGISTER | <b>OPERATION</b> | |-----|-----|-----|-----|-----|-----|-------------------|------------------| | _1 | Χ | Χ | Х | Х | Х | none | none | | _X | Χ | X | Х | 0 | 0 | none | none | | Χ | Χ | Χ | Χ | 1 | 1 | none | none | | 0 | 0 | 0 | 0 | 0 | 1 | [ISR:IMR] | READ (NOTE 2) | | 0 | 0 | 0 | 1 | 0 | 1 | MDR0 | READ | | 0 | 0 | 1 | 0 | 0 | 1 | MDR1 | READ | | 0 | 0 | 1 | 1 | 0 | 1 | STR | READ | | 0 | 1 | 0 | 0 | 0 | 1 | OL0 | READ | | 0 | 1 | 0 | 1 | 0 | 1 | OL1 | READ | | 0 | 1 | 1 | 0 | 0 | 1 | OL2 | READ | | 0 | 1 | 1 | 1 | 0 | 1 | none | none | | 0 | 0 | 0 | 0 | 1 | 0 | IMR | WRITE | | 0 | 0 | 0 | 1 | 1 | 0 | MDR0 | WRITE | | 0 | 0 | 1 | 0 | 1 | 0 | MDR1 | WRITE | | 0 | 0 | 1 | 1 | 1 | 0 | none | none | | 0 | 1 | 0 | 0 | 1 | 0 | PR0 | WRITE | | 0 | 1 | 0 | 1 | 1 | 0 | PR1 | WRITE | | 0 | 1 | 1 | 0 | 1 | 0 | PR2 | WRITE | | 0 | 1 | 1 | 1 | 1 | 0 | CMR | WRITE | Note 1. x indicates don't care case. Note 2. DB0 through DB3 contain IMR B0 through B3; DB4 through DB7 contain ISR B0 through B3. # CHS0 (Pin 5), CHS1 (Pin 4) Inputs. These two inputs select one of four axes for read/write access according to the following table. The registers within the axis are selected according to Table 1. **TABLE 2** | CHS1 | CHS0 | <u>AXIS</u> | |------|------|-------------| | 0 | 0 | x0 | | 0 | 1 | x1 | | 1 | 0 | x2 | | 1 | 1 | х3 | **RD/** (Pin 8) Input. A low on RD/ input accesses an addressed register for read and places the data on the octal databus, DB<7:0>. The register selection is made according to Table 1. **CS/** (Pin 9) Input. A low on the CS/ input enables the chip for read or write operation. When the CS/ input is high, read and write operations are disabled and the databus, DB<7:0> is placed in a high impedance state. **WR/** (Pin 10) Input. A low pulse on the WR/ input writes the data on the databus, DB<7:0> into the addressed register according to Table 1. The write operation is completed at the trailing edge of the WR/ pulse. DB<7:0> (Pin 18 thru Pin 11) Input/Output. The octal databus DB<7:0> is the input/output portal for write and read data transfers between LS7566R and the outside world. During a read operation, when both CS/ and the RD/ inputs are low, DB<7:0> are outputs. During a write operation, when both CS/ and WR/ are low, DB<7:0> are inputs. When CS/ is high, DB<7:0> are in high impedance state independent of the states of RD/ and WR/. PCK (Pin21) Input. A clock applied at PCK input is used for validating the logic states of the A and B quadrature clocks and the INDX/ input. The PCK input frequency, fpck is divided down by a factor of 1 or 2 according to bit7 of MDR0. The resultant clock is used to sample the logic levels of the A, the B and the INDX/ inputs. If a logic level at any of these inputs remains stable for a minimum of two filter clock periods, it is validated as a correct logic state. The PCK input is common to all four axes, but the filter clock frequency for any axis is set by its associated MDR0 register. In non-quadrature mode no filter clock is used and the PCK input should be tied to either VDD or GND. **x0A** (pin 24), **x0B** (Pin 25) Inputs. These are the A and B count inputs in axis x0. These inputs can configured to function either in quadrature mode or in non-quadrature mode. The configuration is made through MDR0. In quadrature mode, A and B clocks are 90 degrees out of phase. When A leads B in phase, the CNTR counts up and when B leads A in phase, the CNTR counts down. In non-quadrature mode, A is the count input and B is the count direction control input. When B is **high**, positive transitions at the A input causes the CNTR to count **up**. Conversely, when B is **low**, the positive transition at the A input causes the CNTR to count **down**. In quadrature mode, A and B inputs are sampled by an internal filter clock generated from the PCK input. In non-quadrature mode A and B inputs are not sampled and the count clocks are applied to the CNTR bypassing the filter circuit. **x1A** (Pin 27), **x1B** (Pin 28), **x2A** (Pin 32), **x2B** (Pin33), **x3A** (Pin 35), **x3B** (Pin36) These are the A and B inputs corresponding to axes x1, x2 and x3. Functionally, they are identical with the A and B inputs of axis x0. x0INDX/ (Pin 23) Input. The INDX/ input in axis x0. The INDX/ input can be configured by MDR0 to function as load\_CNTR or reset\_CNTR or load\_OL input. In quadrature mode, the INDX/ input can be configured to function in either synchronous or asynchronous mode. In synchronous mode, the INDX/ input is sampled with the same filter clock used for sampling the A and the B inputs and must satisfy the phase relationship with A and B in which INDX/ is at the active level during a minimum of quarter cycle of both A and B high or both A and B low. In asynchronous mode the INDX/ input is not sampled and can be applied in any phase relationship with respect to the A and B inputs. The INDX/ input can be either enabled or disabled in both synchronous and asynchronous modes. x1INDX/ (Pin 26), x2INDX/ (Pin 29), x3INDX/ (Pin 34) These are the INDX inputs corresponding to axes x1, x2 and x3. Functionally, they are identical with the INDX input of axis x0. ### INT/ (Pin 45) Output The INT/ output is the common interrupt output for all the axes. When any of the ISR bits gets set, INT/ switches low indicating an asserted interrupt. The axis generating the interrupt can then be identified by reading the ISR register. x0FLGa (Pin 48) Output. The FLGa output in axis x0. The FLGa output is configured by MDR1 register to function as either Carry or Borrow or Compare or Index flag. A Carry flag is generated when the CNTR overflows, a Borrow flag is generated when the CNTR underflows and a Compare flag is generated by the condition, CNTR=PR. When configured as Index, the FLGb output switches low when the INDX input is enabled and at active level. The FLGa can be configured to produce outputs in either latched mode or instantaneous mode. In the latched mode when the selected event of Carry or Borrow or Compare or Index has taken place, the FLGa switches low and remains low until the status register, STR is cleared. In the instantaneous mode a negative pluse is generated instantaneously when the event takes place. The FLGa output can be disabled to remain at a fixed logic high. **x1FLGa** (Pin 46), **x2FLGa** (Pin 41), **x3FLGa** (Pin 39) These outputs are the FLGa outputs corresponding to axes x1, x2 and x3 respectively. Functionally, they are identical with the FLGa output of axis x0. **x0FLGb** (Pin 47) Output. The FLGb output in axis x0. The FLGb output is configured by MDR1 to function as either Sign or Up/Down status indicator. When configured as Sign, the FLGb output remains high when CNTR is in an underflow state (caused by down counts at or below zero), indicating a negative number. When the CNTR counts up past zero, FLGb switches low, indicating a positive number. When configured as Up/Down indicatior, a high at the FLGb indicates that the current count direction is up (incremental) whereas a low indicates that the direction is down (decremental). The FLGb output can be disabled to remain at a fixed logic high. x1FLGb (Pin42), x2FLGb (Pin 40) x3FLGb (Pin 38) These are the FLGb outputs corresponding to axes x1, x2 and x3 respectively. Functionally, they are identical with the FLGb output of x0. | Absolute Maximum Ratir | ıgs: | | | |------------------------|--------|--------------------------|------| | Parameter | Symbol | Values | Unit | | Voltage at any input | VIN | Vss - 0.3 to Vdd + 0.3 | V | | Supply Voltage | VDD | +7.0 | V | | Operating Temperature | TA | -25 to +85 | oC | | Storage Temperature | Tstg | -65 to +150 | oC | **DC Electrical Characteristics**. (TA = $-25^{\circ}$ C to $+85^{\circ}$ C, VDD = 3V to 5.5V) | Parameter | Symbol | Min. Value | Max.Value | Unit | Remarks | |--------------------------|--------|------------|-----------|--------|-----------------------------| | Supply Voltage | VDD | 3.0 | 5.5 | V | - | | Supply Current | IDD | - | 800 | $\muA$ | All clocks off | | Input Logic Low | VIL | - | 0.15VDD | V | - | | Input Logic High | VIH | 0.5VDD | - | V | - | | Output Low Voltage | Vol | - | 0.5 | V | IOSNK = 5mA, VDD = 5V | | Output High Voltage | Voh | VDD - 0.5 | - | V | IOSRC = 1mA, VDD = 5V | | Input Leakage Current | IILK | - | 30 | nA | - | | Data Bus Leakage Current | IDLK | - | 60 | nA | Data bus off | | Data Bus Source Current | IOSRC | 3.0 | - | mA | VO = VDD - 0.5V, $VDD = 5V$ | | Data Bus Sink Current | Iosnk | 8.0 | - | mA | VO = 0.5V, VDD = 5V | | FLGa, FLGb, INT/ Source | IOSRC | 1.0 | - | mA | VO = VDD - 0.5V, $VDD = 5V$ | | FLGa, FLGb, INT/ Sink | Iosnk | 6.0 | - | mA | VO = 0.5V, VDD = 5V | **Transient Characteristics**. (TA = $-25^{\circ}$ to $+85^{\circ}$ C) For VDD = 3V to 5.5V | Parameter | Symbol | Min. Value | Max.Value | Unit | Remarks | |---------------------------|-----------------|------------|-----------|------|----------------------------| | Read Cycle (See Fig. 2) | | | | | | | RD/ Pulse Width | <b>t</b> r1 | 80 | - | ns | - | | CS/ Set-up Time | tr2 | 80 | - | ns | - | | CS/ Hold Time | tr3 | 0 | - | ns | - | | RS<2:0> Set-up Time | tr4 | 80 | - | ns | - | | RS<2:0> Hold Time | <b>t</b> r5 | 10 | - | ns | - | | CHS<1:0> Set-up Time | tr6 | 80 | - | ns | - | | CHS<1:0> Hold Time | <b>t</b> r7 | 10 | - | ns | - | | DB<7:0> AccessTime | <b>t</b> r8 | 80 | - | ns | Access starts when both | | | | | | | RD/ and CS/ are low. | | DB<7:0> Release Time | tr9 | - | 35 | ns | Release starts when either | | | | | | | RD/ or CS/ is terminated. | | Back to Back Read delay | <b>t</b> r10 | 10 | - | ns | - | | Willia O alla (Oca Fin O) | | | | | | | Write Cycle (See Fig. 3) | | 45 | | | | | WR/ Pulse Width | tw <sub>1</sub> | 45 | - | ns | - | | CS/ Set-up Time | tw2 | 45 | - | ns | - | | CS/ Hold Time | <b>t</b> w3 | 0 | - | ns | - | | RS<2:0> Set-up Time | <b>t</b> w4 | 45 | - | ns | - | | RS<2:0> Hold Time | <b>t</b> w5 | 10 | - | ns | - | | CHS<1:0> Set-up Time | <b>t</b> w6 | 45 | - | ns | - | | CHS<1:0> Hold Time | tw7 | 10 | - | ns | - | | DB<7:0> Set-up Time | <b>t</b> w8 | 45 | - | ns | - | | DB<7:0> Hold Time | <b>t</b> w9 | 10 | - | ns | - | | Back to Back Write Delay | <b>t</b> W10 | 90 | - | ns | - | | Parameter Sy | mbol | Min. Value | Max.Value | Unit | Remarks | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------| | Quadrature Mode (See Fig. 4-6) | | | | | | | PCK High Pulse Width | t1 | 24 | - | ns | - | | PCK Low Pulse Width | t2 | 24 | - | ns | - | | PCK Frequency | fPCK | - | 20 | MHz | - | | Filter Clock(ff)Period | <b>t</b> 3 | 50 | - | ns | $t_3 = t_1 + t_2$ , MDR0 <7> =0 | | <b>、</b> , | t3 | 100 | - | ns | $t_3 = t_1 + t_2$ , MDR0 <7> =1 | | Filter clock frequency | ff | - | 20 | MHz | ff = 1/t3 | | Quadrature Separation | t4 | 52 | - | ns | t4 > t3 | | Quadrature Clock Pulse Width | <b>t</b> 5 | 105 | - | ns | t5 > 2t3 | | Quadrature Clock frequency | fQA, fQB | - | 4.5 | MHz | fQA = fQB < 1/4t3 | | Quadrature Clock to Count Delay | tQ1 | 4 <b>t</b> 3 | 5t3 | - | - | | X1/X2/X4 Count Clock Pulse Width | tQ2 | 25 | - | ns | $t_{Q2} = t_3/2$ | | Quadrature Clock to | | | | | | | FLGa delay | <b>t</b> fda | 4.5t3 | 5.5t3 | ns | - | | Quadrature Clock to | | | | | | | FLGb delay | <b>t</b> fdb | <b>3t</b> 3 | 4t3 | ns | - | | FLGa to INT/ delay | <b>t</b> nt | 0 | - | ns | - | | NDX/ Input Pulse Width (Synchronous | ) tid | 60 | - | ns | tid > t4 | | NDX/ set-up time (Synchronous) | tis | 10 | - | ns | - | | INDX/ hold time (Synchronous) | tih | 10 | - | ns | - | | FLGa Output Width | tfw | 50 | - | ns | tfw t4 | | · | • | | | | • • • • • • • • • • • • • • • • • • • • | | Non-Quadrature Mode (See Fig. 7-8) Clock A - High Pulse Width | t6 | 24 | _ | ns | _ | | Clock A - High Fulse Width | ιο<br>†7 | 24 | - | ns | - | | Direction Input B Set-up Time | t8s | 24 | | ns | _ | | Direction input B Set-up Time Direction Input B Hold Time | tes<br>te | 20 | _ | ns | - | | Clock Frequency | fA | -<br>- | -<br>20 | MHz | fA = ( 1/ (t6 + t7) ) | | Clock Frequency Clock to FLGa Out Delay | t9 | - | 40 | ns | IA = (I7 (16 + 17)) | | FLGa Out Delay | เ9<br><b>t</b> 10 | -<br>24 | <del>4</del> 0<br>- | | t <sub>10</sub> = t <sub>7</sub> | | | | 30 | - | ns | 110 = 17 | | INDX/ Pulse Width (Asynchronous) | <b>t</b> 11 | 30 | - | ns | - | | | | | | | | | | /mhol | Min Value | May Value | Unit | Remarks | | | /mbol | Min. Value | Max.Value | Unit | Remarks | | Parameter Sy<br>Quadrature Mode (See Fig. 4-6) | | | Max.Value<br>- | | Remarks | | Parameter Sy<br>Quadrature Mode (See Fig. 4-6)<br>PCK High Pulse Width | t1 | 12 | Max.Value<br>-<br>- | ns | Remarks<br>-<br>- | | Parameter Sy<br>Quadrature Mode (See Fig. 4-6)<br>PCK High Pulse Width<br>PCK Low Pulse Width | t1<br>t2 | | -<br>- | ns<br>ns | Remarks<br>-<br>-<br>- | | Parameter Sy<br>Quadrature Mode (See Fig. 4-6)<br>PCK High Pulse Width<br>PCK Low Pulse Width<br>PCK Frequency | t1<br>t2<br>fpCK | 12<br>12<br>- | <b>Max.Value</b><br>-<br>-<br>40<br>- | ns<br>ns<br>MHz | -<br>-<br>- | | Parameter Sy<br>Quadrature Mode (See Fig. 4-6)<br>PCK High Pulse Width<br>PCK Low Pulse Width<br>PCK Frequency | t1<br>t2 | 12<br>12 | -<br>-<br>40 | ns<br>ns | -<br>-<br>t3 = t1+ t2, MDR0 <7> =0 | | Parameter Sy<br>Quadrature Mode (See Fig. 4-6)<br>PCK High Pulse Width<br>PCK Low Pulse Width<br>PCK Frequency<br>Filter Clock(ff)Period | t1<br>t2<br>fpCK<br>t3<br>t3 | 12<br>12<br>-<br>25<br>50 | -<br>-<br>40<br>-<br>- | ns<br>ns<br>MHz<br>ns<br>ns | Remarks t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency | t1<br>t2<br>fpCK<br>t3<br>t3 | 12<br>12<br>-<br>25<br>50 | -<br>-<br>40<br>- | ns<br>ns<br>MHz<br>ns<br>ns | -<br>-<br>t3 = t1+ t2, MDR0 <7> =0<br>t3 = t1+ t2, MDR0 <7> =1 | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation | t1<br>t2<br>fpCK<br>t3<br>t3 | 12<br>12<br>-<br>25<br>50<br>-<br>26 | -<br>-<br>40<br>-<br>- | ns<br>ns<br>MHz<br>ns<br>ns | -<br>-<br>t3 = t1+ t2, MDR0 <7> =0<br>t3 = t1+ t2, MDR0 <7> =1<br>-<br>t4 > t3 | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(fr)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width | t1<br>t2<br>fpCK<br>t3<br>t3 | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52 | -<br>-<br>40<br>-<br>-<br>-<br>40<br>- | ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>ns | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock frequency | t1<br>t2<br>fpCK<br>t3<br>t3<br>ff<br>t4<br>t5<br>fQA, fQB | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>- | -<br>-<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6 | ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>ns<br>ns | -<br>-<br>t3 = t1+ t2, MDR0 <7> =0<br>t3 = t1+ t2, MDR0 <7> =1<br>-<br>t4 > t3 | | Parameter Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock frequency Quadrature Clock to Count Delay | t1<br>t2<br>fpCK<br>t3<br>t3<br>ff<br>t4<br>t5<br>fQA, fQB<br>tQ1 | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3 | -<br>-<br>40<br>-<br>-<br>-<br>40<br>- | ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>ns<br>ns<br>MHz | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock frequency Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width | t1<br>t2<br>fpCK<br>t3<br>t3<br>ff<br>t4<br>t5<br>fQA, fQB | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>- | -<br>-<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6 | ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>ns<br>ns | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay | t1<br>t2<br>fpCK<br>t3<br>t3<br>ff<br>t4<br>t5<br>fQA, fQB<br>tQ1 | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3 | -<br>-<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6 | ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>ns<br>ns<br>MHz | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay | t1<br>t2<br>fpCK<br>t3<br>t3<br>ff<br>t4<br>t5<br>fQA, fQB<br>tQ1<br>tQ2 | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3 | ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>ns<br>ns<br>MHz | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGb delay | t1<br>t2<br>fpCK<br>t3<br>t3<br>ff<br>t4<br>t5<br>fQA, fQB<br>tQ1<br>tQ2 | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3 | ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>ns<br>ns<br>MHz | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay FLGa to INT/ delay | t1 t2 fpCK t3 t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>ns<br>ns<br>MHz<br>-<br>ns | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay FLGa to INT/ delay INDX/ Input Pulse Width (Synchronous | t1 t2 fpCK t3 t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns MHz ns ns MHz ns ns ms MHz ns ns ns MHz | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay FLGa to INT/ delay INDX/ Input Pulse Width (Synchronous INDX/ set-up time (Synchronous) | t1 t2 fpCK t3 t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns MHz ns ns ns MHz ns ns ns ms ms ms ms ms ns | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - tQ2 = t3/2 - | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(fr)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay FLGa to INT/ delay INDX/ Input Pulse Width (Synchronous) INDX/ hold time (Synchronous) | t1 t2 fpCK t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda trda trdb tnt ) tid | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns MHz ns ns ns MHz ns ns ns ms ms ms ms ms ns | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - tQ2 = t3/2 - | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay PLGa to INT/ delay INDX/ Input Pulse Width (Synchronous) INDX/ hold time (Synchronous) | t1 t2 fpCK t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda trdb tnt ) tid tis | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns MHz ns ns ns MHz ns ns ns ms ms ms ms ms ns | - t3 = t1+ t2, MDR0 <7> =0 t3 = t1+ t2, MDR0 <7> =1 - t4 > t3 t5 > 2t3 fQA = fQB < 1/4t3 - tQ2 = t3/2 - | | Parameter Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay PLGa to INT/ delay INDX/ Input Pulse Width (Synchronous) INDX/ set-up time (Synchronous) FLGa Output Width | t1 t2 fpCK t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda trdb tnt ) tid tis tih | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns ns MHz ns ns s MHz ns ns ns ns mHz ns ns ns mHz | | | Parameter Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(fr)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay FLGa to INT/ delay INDX/ Input Pulse Width (Synchronous) INDX/ set-up time (Synchronous) FLGa Output Width Non-Quadrature Mode (See Fig. 7-8) | t1 t2 fpCK t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda trdb tnt ) tid tis tih | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns ns MHz ns ns s MHz ns ns ns ns mHz ns ns ns mHz | | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay PLGa to INT/ delay INDX/ Input Pulse Width (Synchronous) INDX/ set-up time (Synchronous) FLGa Output Width Non-Quadrature Mode (See Fig. 7-8) Clock A - High Pulse Width | t1 t2 fpCK t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda trdb tnt ) tid tis tih tfw | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5<br>5<br>5 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns ns MHz ns ns s MHz ns ns ns ms ms ms ms ns ns | | | Parameter Sy Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock(ff)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGa delay PLGa to INT/ delay INDX/ Input Pulse Width (Synchronous INDX/ set-up time (Synchronous) INDX/ hold time (Synchronous) FLGa Output Width Non-Quadrature Mode (See Fig. 7-8) Clock A - High Pulse Width Clock A - Low Pulse Width | t1 t2 fpCK t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda trdb tnt ) tid tis tih tfw | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5<br>5<br>5<br>24 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns ns MHz ns ns s MHz ns ns ns ms ms ms ms ns | | | Parameter Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock (fr)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock frequency Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGb delay FLGa to INT/ delay INDX/ Input Pulse Width (Synchronous) INDX/ set-up time (Synchronous) INDX/ hold time (Synchronous) FLGa Output Width Non-Quadrature Mode (See Fig. 7-8) Clock A - High Pulse Width Clock A - Low Pulse Width Direction Input B Set-up Time | t1 t2 fpCK t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 trda trdb tnt ) tid tis tih tfw | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5<br>5<br>5<br>24 | -<br>40<br>-<br>-<br>40<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3 | ns ns ns MHz ns ns s MHz ns ns ns ms ms ms ns | | | Parameter Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock (fr)Period Filter clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGb delay FLGa to INT/ delay INDX/ Input Pulse Width (Synchronous) INDX/ set-up time (Synchronous) INDX/ hold time (Synchronous) FLGa Output Width Non-Quadrature Mode (See Fig. 7-8) Clock A - High Pulse Width Clock A - Low Pulse Width Direction Input B Set-up Time Direction Input B Hold Time | t1 t2 fpCK t3 t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 tfda tfdb tnt t) tid tis tih tfw t6 t7 t8 t8 | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5<br>5<br>5<br>24 | -<br>-<br>40<br>-<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3<br>4t3<br>-<br>-<br>-<br>-<br>- | ns ns ns MHz ns ns ns MHz ns ns ns ms ms ms ns | | | Parameter Quadrature Mode (See Fig. 4-6) PCK High Pulse Width PCK Low Pulse Width PCK Frequency Filter Clock (fr)Period Filter Clock frequency Quadrature Separation Quadrature Clock Pulse Width Quadrature Clock to Count Delay x1 / x2 / x4 Count Clock Pulse Width Quadrature Clock to FLGa delay Quadrature Clock to FLGb delay FLGa to INT/ delay INDX/ Input Pulse Width (Synchronous) INDX/ set-up time (Synchronous) INDX/ hold time (Synchronous) FLGa Output Width Non-Quadrature Mode (See Fig. 7-8) Clock A - High Pulse Width Direction Input B Set-up Time Direction Input B Hold Time Clock Frequency | t1 t2 fpCK t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 tfda tfdb tnt ) tid tis tih tfw | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5<br>5<br>5<br>24 | -<br>-<br>40<br>-<br>-<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3<br>4t3<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | ns ns ns MHz ns ns ns MHz ns ns ns ms ms ms ns | | | Parameter Sy | t1 t2 fpCK t3 t3 t3 ff t4 t5 fQA, fQB tQ1 tQ2 tfda tfdb tnt t) tid tis tih tfw t6 t7 t8 t8 | 12<br>12<br>-<br>25<br>50<br>-<br>26<br>52<br>-<br>4t3<br>12<br>4.5t3<br>3t3<br>0<br>32<br>5<br>5<br>24 | -<br>-<br>40<br>-<br>-<br>-<br>9.6<br>5t3<br>-<br>5.5t3<br>4t3<br>-<br>-<br>-<br>-<br>- | ns ns ns MHz ns ns ns MHz ns ns ns ms ms ms ns | | FIGURE 2. READ CYCLE FIGURE 3. WRITE CYCLE - Note 1. Synchronous index coincident with both A and B high. - Note 2. Synchronous index coincident with both A and B low. - Note 3. fF is the internal effective filter clock. FIGURE 4. PCK, A, B and INDX NOTE. x1, x2 and x4 CLKs are internal Up/Down clocks derived from filtered and decoded quadrature clocks. FIGURE 5. A/B QUADRATURE CLOCKS vs INTERNAL COUNT CLOCKS NOTE. FLGa is in non-latched mode. FIGURE 6. QUADRATURE CLOCKS vs FLGa, FLGb and INT/ OUTPUTS FIGURE 12. LS7566R TO ISA/EISA INTERFACE FIGURE 13. LS7566R TO MC68HC000 INTERFACE ``` C Sample Routines for Interfacing with LS7566R #include <stdio.h> #include <stdlib.h> #include <conio.h> ADDRESSES #define axis 0 0x00 #define axis_1 0x01 #define axis_2 0x02 #define axis 3 0x03 READ ONLY ADDRESSES WRITE ONLY ADDRESSES #define IMR(arg) (arg + 0) #define PR0(arg) (arg + 0x10) #define PR1(arg) (arg + 0x14) #define PR2(arg) (arg + 0x18) #define CMR(arg) (arg) READ / WRITE ADDRESSES #define MDR0(arg) (arg + 0x04) #define MDR1(arg) (arg + 0x08) OP CODES /* IMR (Interrupt Mask Register) */ #define Dis Int x0 0x00 #define En_Int_x0 0x01 #define Dis Int x1 0x00 #define En_Int_x1 0x02 #define Dis Int x2 0x00 #define En_Int_x2 0x04 #define Dis_Int_x3 0x00 #define En_Int_x3 0x08 ``` ``` /* CMR (Load / Reset Register) */ #define Rst_CNTR 0x01 #define Ld_CNTR 0x02 #define Ld OL 0x04 #define Rst STR 80x0 /* CEN, U/D, S not affected */ #define Master_Rst 0x10 #define Set Sign 0x20 #define Rst_Sign 0x40 #define Rst_ISR 08x0 /* MDR0 (Counting Modes / Index Input Functionality) */ #define NQDX 0x00 #define QDX1 0x01 #define QDX2 0x02 #define QDX4 0x03 #define FreeRun 0x00 #define SngleCyc 0x04 #define RngLmt 0x08 #define ModN 0x0C #define DisIDX 0x00 #define LCNTR 0x10 #define RCNTR 0x20 #define LOL 0x30 #define ASYN IDX 0x00 #define SYN IDX 0x40 #define FDF1 0x00 #define FDF2 0x80 /* MDR1 (FLGa / FLGb Output Functionality) */ #define DisFLGa 0x00 #define CY 0x01 #define BW 0x02 #define CMP 0x04 #define IDX 0x08 #define DisFLGb 0x00 #define SIGN 0x10 #define UPDN 0x20 #define EnCNTR 0x00 #define DisCNTR 0x40 #define Ltch_FLGa 0x00 #define Instnt FLGa 0x80 ``` Initialize 7566 Set x0A, x0B for Non-Quadrature Mode Free-running Mode A = clk, B = up / dn Configure x0-INDX as the Reset Counter pin FLGa - Carry / Borrow / Compare FLGb disabled Enable counting FLGa - instantaneous Set x1A, x1B for x1-Quadrature Mode Free-running Mode Configure x1- INDX as the load\_OL pin Set for Synchronous INDX input Input Filter Clock Division Factor = 1 FLGa - Carry / Borrow / Compare / Index FLGb disabled Enable Counting FLGa - latched Set x2A, x2B for x4-Quadrature Mode Modulo N Count Mode for N = 0x123456 Disable INDX input Input Filter Clock Division Factor = 2 FLGa - Carry / Borrow / Compare FLGb disabled Enable Counting FLGa - latched Disable x3A, x3B counting ``` void Init 7566(int Addr){ /* Set up for x0-axis */ outp(MDR0(Addr + axis 0), (NQDX + FreeRun + RCNTR + ASYN IDX)); outp(MDR1(Addr + axis_0), (CY + BW + CMP + DisFLGb + EnCNTR + Instnt_FLGa)); /* Set up for x1-axis */ outp(MDR0(Addr + axis_1), (QDX1 + FreeRun + RCNTR + SYN_IDX + FDF1)); outp(MDR1(Addr + axis_1), (CY + BW + CMP + IDX + DisFLGb + EnCNTR + Ltch_FLGa)); /* Set up for x2-axis */ outp(MDR0(Addr + axis_2), (QDX4 + ModN + DisIDX + FDF2)); outp(MDR1(Addr + axis_2), DisCNTR); outp(PR0(Addr + axis_2), 0x56); outp(PR1(Addr + axis_2), 0x34); outp(PR2(Addr + axis 2), 0x12); outp(CMR(Addr + axis_2), Ld_CNTR); outp(MDR1(Addr + axis_2), (CY + BW + CMP + DisFLGb + EnCNTR + Ltch_FLGa)); /* Set up for x3-axis */ outp(MDR1(Addr + axis 3), DisCNTR); } /* Write 7566 PR Input: Addr has address of 7566 counter Data has 24 bit data to be written to PR Register of axis-x0 */ void Write 7566 PR(int Addr, unsigned long Data); void Write 7566 PR(int Addr, unsigned long Data){ outp(PR0(Addr + axis_0), Data); Data >>= 8: outp(PR1(Addr + axis_0), Data); Data >>= 8; outp(PR2(Addr + axis_0), Data); ``` ``` /* Read 7566 OL Input: Addr has address of 7566 counter Output: Data returns 24 bit OL register value of axis-x0 */ unsigned long Read_7566_OL(int Addr); unsigned long Read 7566 OL(int Addr){ unsigned long Data = 0; outp(CMR(Addr + axis_0), Ld_OL); Data I= (unsigned long) inp(OL0(Addr + axis_0)); Irotr(Data,8); Data I= (unsigned long) inp(OL1(Addr + axis_0)); Irotr(Data,8); Data I= (unsigned long) inp(OL2(Addr + axis_0)); Irotr(Data, 16); return(Data); } /* Read x0-axis Status Register */ unsigned char Get_7566_Status(int Addr); unsigned char Get_7566_Status(int Addr){ return(inp(STR(Addr + axis_0))); } /* Read IMR and ISR */ unsigned char Get_7566_Interrupt_Status(int Addr); unsigned char Get_7566_Interrupt_Status(int Addr){ return(inp(ISR_IMR(Addr))); } ```