## **Freescale Semiconductor** Data Sheet: Technical Data Document Number: DSP56367 Rev. 2.1, 1/2007 # **DSP56367** # 24-Bit Audio Digital Signal Processor ### 1 Overview This document briefly describes the DSP56367 24-bit digital signal processor (DSP). The DSP56367 is a member of the DSP56300 family of programmable CMOS DSPs. The DSP56367 is targeted to applications that require digital audio compression/decompression, sound field processing, acoustic equalization and other digital audio algorithms. The DSP56367 offers 150 million instructions per second (MIPS) using an internal 150 MHz clock at 1.8 V and 100 million instructions per second (MIPS) using an internal 100 MHz clock at 1.5 V. #### **Contents** | 1 | Overview | 1-1 | |---|--------------------------------|-----| | 2 | Signal/Connection Descriptions | 2-1 | | 3 | Specifications | 3-1 | | 4 | Packaging | 4-1 | | 5 | Design Considerations | 5-1 | | Α | Power Consumption Benchmark | A-1 | This document contains information on a new product. Specifications and information herein are subject to change without notice. #### Overview #### **Data Sheet Conventions** This data sheet uses the following conventions: OVERBAR Used to indicate a signal that is active when pulled low (For example, the RESET pin is active when low.) "asserted" Means that a high true (active high) signal is high or that a low true (active low) signal is low "deasserted" Means that a high true (active high) signal is low or that a low true (active low) signal is high **Examples:** Signal/Symbol **Logic State** Signal State Voltage\* PIN True Asserted $V_{IL} / V_{OL}$ PIN False Deasserted V<sub>IH</sub> / V<sub>OH</sub> PIN True Asserted VIH / VOH PIN False Deasserted $V_{IL} / V_{OL}$ $Note: \ \ \ \ \ V_{OL}, \ \ V_{OL}, \ \ V_{IH}, \ \ and \ \ \ V_{OH} \ \ are \ defined \ by \ individual \ product \ specifications.$ Figure 1-1 DSP56367 Block Diagram DSP56367 Technical Data, Rev. 2.1 1-2 Freescale Semiconductor ### 1.1 Features Core features are described fully in the DSP56300 Family Manual. ### 1.2 DSP56300 modular chassis - 150 Million Instructions Per Second (MIPS) with a 150 MHz clock at internal logic supply (QVCCL) of 1.8V. - 100 Million Instructions Per Second (MIPS) with a 100 MHz clock at internal logic supply (QVCCL) of 1.5V. - Object Code Compatible with the 56K core. - Data ALU with a 24 × 24 bit multiplier-accumulator and a 56-bit barrel shifter. 16-bit arithmetic support. - Program Control with position independent code support and instruction cache support. - Six-channel DMA controller. - PLL based clocking with a wide range of frequency multiplications (1 to 4096), predivider factors (1 to 16) and power saving clock divider (2<sup>i</sup>: i=0 to 7). Reduces clock noise. - Internal address tracing support and OnCE¥ for Hardware/Software debugging. - JTAG port. - Very low-power CMOS design, fully static design with operating frequencies down to DC. - STOP and WAIT low-power standby modes. ### 1.3 On-chip Memory Configuration - $7K \times 24$ Bit Y-Data RAM and $8K \times 24$ Bit Y-Data ROM. - 13K × 24 Bit X-Data RAM and 32K × 24 Bit X-Data ROM. - 40K × 24 Bit Program ROM. - 3K × 24 Bit Program RAM and 192x24 Bit Bootstrap ROM. 1K of Program RAM may be used as Instruction Cache or for Program ROM patching. - 2K × 24 Bit from Y Data RAM and 5K × 24 Bit from X Data RAM can be switched to Program RAM resulting in up to 10K × 24 Bit of Program RAM. ## 1.4 Off-chip memory expansion - External Memory Expansion Port. - Off-chip expansion up to two 16M x 24-bit word of Data memory. - Off-chip expansion up to 16M x 24-bit word of Program memory. - Simultaneous glueless interface to SRAM and DRAM. # 1.5 Peripheral modules • Serial Audio Interface (ESAI): up to 4 receivers and up to 6 transmitters, master or slave. I<sup>2</sup>S, Sony, AC97, network and other programmable protocols. DSP56367 Technical Data, Rev. 2.1 Freescale Semiconductor 1-3 #### Overview - Serial Audio Interface I(ESAI\_1): up to 4 receivers and up to 6 transmitters, master or slave. I<sup>2</sup>S, Sony, AC97, network and other programmable protocols The ESAI\_1 shares four of the data pins with ESAI, and ESAI\_1 does NOT support HCKR and HCKT (high frequency clocks) - Serial Host Interface (SHI): SPI and I<sup>2</sup>C protocols, multi master capability, 10-word receive FIFO, support for 8, 16 and 24-bit words. - Byte-wide parallel Host Interface (HDI08) with DMA support. - Triple Timer module (TEC). - Digital Audio Transmitter (DAX): 1 serial transmitter capable of supporting the SPDIF, IEC958, CP-340 and AES/EBU digital audio formats. - Pins of unused peripherals (except SHI) may be programmed as GPIO lines. ## 1.6 144-pin plastic LQFP package ### 1.7 Documentation Table 1-1 lists the documents that provide a complete description of the DSP56367 and are required to design properly with the part. Documentation is available from a local Freescale distributor, a Freescale semiconductor sales office, a Freescale Literature Distribution Center, or through the Freescale DSP home page on the Internet (the source for the latest information). Description **Order Number Document Name** Detailed description of the 56000-family architecture DSP56300FM DSP56300 Family Manual and the 24-bit core processor and instruction set DSP56367 Product Brief Brief description of the chip DSP56367P DSP56367 User's Manual DSP56367 User's Manual DSP56367UM DSP56367 Technical Data Sheet Electrical and timing specifications; pin and package DSP56367 (this document) descriptions **IBIS Model** Input Output Buffer Information Specification For software or simulation models, contact sales or go to www.freescale.com. Table 1-1 DSP56367 Documentation 1-4 Freescale Semiconductor # 2 Signal/Connection Descriptions # 2.1 Signal Groupings The input and output signals of the DSP56367 are organized into functional groups, which are listed in Table 2-1 and illustrated in Figure 2-1. The DSP56367 is operated from a 1.8V supply; however, some of the inputs can tolerate 3.3V. A special notice for this feature is added to the signal descriptions of those inputs. Remember, the DSP56367 offers 150 million instructions per second (MIPS) using an internal 150 MHz clock at 1.8 V and 100 million instructions per second (MIPS) using an internal 100 MHz clock at 1.3.3V. Table 2-1 DSP56367 Functional Signal Groupings | Functional Grou | Number of<br>Signals | Detailed<br>Description | | |---------------------------------|----------------------|-------------------------|------------| | Power (V <sub>CC</sub> ) | | 20 | Table 2-2 | | Ground (GND) | | 18 | Table 2-3 | | Clock and PLL | | 3 | Table 2-4 | | Address bus | | 18 | Table 2-5 | | Data bus | Port A <sup>1</sup> | 24 | Table 2-6 | | Bus control | 10 | Table 2-7 | | | Interrupt and mode control | | 5 | Table 2-8 | | HDI08 | Port B <sup>2</sup> | 16 | Table 2-9 | | SHI | 5 | Table 2-10 | | | ESAI | Port C <sup>3</sup> | 12 | Table 2-11 | | ESAI_1 | Port E <sup>4</sup> | 6 | Table 2-12 | | Digital audio transmitter (DAX) | 2 | Table 2-13 | | | Timer | 1 | Table 2-14 | | | JTAG/OnCE Port | 4 | Table 2-15 | | <sup>&</sup>lt;sup>1</sup> Port A is the external memory interface port, including the external address bus, data bus, and control signals. Freescale Semiconductor 2-1 <sup>&</sup>lt;sup>2</sup> Port B signals are the GPIO port signals which are multiplexed with the HDI08 signals. <sup>&</sup>lt;sup>3</sup> Port C signals are the GPIO port signals which are multiplexed with the ESAI signals. <sup>&</sup>lt;sup>4</sup> Port E signals are the GPIO port signals which are multiplexed with the ESAI\_1 signals. <sup>&</sup>lt;sup>5</sup> Port D signals are the GPIO port signals which are multiplexed with the DAX signals. #### **Signal Groupings** Figure 2-1 Signals Identified by Functional Group 2-2 Freescale Semiconductor ## 2.2 Power **Table 2-2 Power Inputs** | Power Name | Description | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CCP</sub> | <b>PLL Power</b> — $V_{CCP}$ is $V_{CC}$ dedicated for PLL use. The voltage should be well-regulated and the input should be provided with an extremely low impedance path to the $V_{CC}$ power rail. There is one $V_{CCP}$ input. | | V <sub>CCQL</sub> (4) | <b>Quiet Core (Low) Power</b> — $V_{CCQL}$ is an isolated power for the internal processing logic. This input must be tied externally to all other $V_{CCQL}$ power pins and the $V_{CCP}$ power pin only. Do not tie with other power pins. The user must provide adequate external decoupling capacitors. There are four $V_{CCQL}$ inputs. | | V <sub>CCQH</sub> (3) | Quiet External (High) Power—V <sub>CCQH</sub> is a quiet power source for I/O lines. This input must be tied externally to all other chip power inputs. The user must provide adequate decoupling capacitors. There are three V <sub>CCQH</sub> inputs. | | V <sub>CCA</sub> (3) | <b>Address Bus Power</b> —V <sub>CCA</sub> is an isolated power for sections of the address bus I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are three V <sub>CCA</sub> inputs. | | V <sub>CCD</sub> (4) | <b>Data Bus Power</b> —V <sub>CCD</sub> is an isolated power for sections of the data bus I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are four V <sub>CCD</sub> inputs. | | V <sub>CCC</sub> (2) | <b>Bus Control Power</b> —V <sub>CCC</sub> is an isolated power for the bus control I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are two V <sub>CCC</sub> inputs. | | V <sub>CCH</sub> | <b>Host Power</b> —V <sub>CCH</sub> is an isolated power for the HDI08 I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There is one V <sub>CCH</sub> input. | | V <sub>CCS</sub> (2) | SHI, ESAI_1, DAX and Timer Power —V <sub>CCS</sub> is an isolated power for the SHI, ESAI, ESAI_1, DAX and Timer. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are two V <sub>CCS</sub> inputs. | # 2.3 Ground ### Table 2-3 Grounds | <b>Ground Name</b> | Description | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND <sub>P</sub> | <b>PLL Ground</b> —GND <sub>P</sub> is a ground dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. $V_{CCP}$ should be bypassed to GND <sub>P</sub> by a 0.47 $\mu$ F capacitor located as close as possible to the chip package. There is one GND <sub>P</sub> connection. | | GND <sub>Q</sub> (4) | $\begin{tabular}{ll} \textbf{Quiet Ground} — GND_Q is an isolated ground for the internal processing logic. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are four GND_Q connections. \end{tabular}$ | | GND <sub>A</sub> (4) | <b>Address Bus Ground</b> —GND <sub>A</sub> is an isolated ground for sections of the address bus I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are four GND <sub>A</sub> connections. | | GND <sub>D</sub> (4) | <b>Data Bus Ground</b> —GND <sub>D</sub> is an isolated ground for sections of the data bus I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are four GND <sub>D</sub> connections. | DSP56367 Technical Data, Rev. 2.1 Freescale Semiconductor 2-3 #### **Clock and PLL** Table 2-3 Grounds (continued) | <b>Ground Name</b> | Description | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND <sub>C</sub> (2) | <b>Bus Control Ground</b> — $GND_C$ is an isolated ground for the bus control I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are two $GND_C$ connections. | | GND <sub>H</sub> | <b>Host Ground</b> —GND <sub>h</sub> is an isolated ground for the HD08 I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There is one GND <sub>H</sub> connection. | | GND <sub>S</sub> (2) | <b>SHI, ESAI, ESAI_1, DAX and Timer Ground</b> —GND <sub>S</sub> is an isolated ground for the SHI, ESAI, ESAI_1, DAX and Timer. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are two GND <sub>S</sub> connections. | ## 2.4 Clock and PLL Table 2-4 Clock and PLL Signals | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTAL | Input | Input | External Clock Input—An external clock source must be connected to EXTAL in order to supply the clock to the internal clock generator and PLL. | | PCAP | Input | Input | <b>PLL Capacitor</b> —PCAP is an input connecting an off-chip capacitor to the PLL filter. Connect one capacitor terminal to PCAP and the other terminal to $V_{CCP}$ If the PLL is not used, PCAP may be tied to $V_{CC}$ , GND, or left floating. | | PINIT/NMI | Input | Input | PLL Initial/Nonmaskable Interrupt—During assertion of RESET, the value of PINIT/NMI is written into the PLL Enable (PEN) bit of the PLL control register, determining whether the PLL is enabled or disabled. After RESET de assertion and during normal instruction processing, the PINIT/NMI Schmitt-trigger input is a negative-edge-triggered nonmaskable interrupt (NMI) request internally synchronized to internal system clock. | # 2.5 External Memory Expansion Port (Port A) When the DSP56367 enters a low-power standby mode (stop or wait), it releases bus mastership and tri-states the relevant port A signals: A0–A17, D0–D23, AA0/ $\overline{RAS0}$ –AA2/ $\overline{RAS2}$ , $\overline{RD}$ , $\overline{WR}$ , $\overline{BB}$ , $\overline{CAS}$ . ### 2.6 External Address Bus Table 2-5 External Address Bus Signals | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|--------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A17 | Output | Tri-Stated | Address Bus—When the DSP is the bus master, A0–A17 are active-high outputs that specify the address for external program and data memory accesses. Otherwise, the signals are tri-stated. To minimize power dissipation, A0–A17 do not change state when external memory spaces are not being accessed. | DSP56367 Technical Data, Rev. 2.1 2-4 Freescale Semiconductor ## 2.7 External Data Bus Table 2-6 External Data Bus Signals | Signal Name | Туре | State during<br>Reset | Signal Description | |-------------|--------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D0-D23 | Input/Output | Tri-Stated | <b>Data Bus</b> —When the DSP is the bus master, D0–D23 are active-high, bidirectional input/outputs that provide the bidirectional data bus for external program and data memory accesses. Otherwise, D0–D23 are tri-stated. | ## 2.8 External Bus Control Table 2-7 External Bus Control Signals | Signal Name | Туре | State During<br>Reset | Signal Description | | |-----------------------|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | AA0-AA2/<br>RAS0-RAS2 | Output | Tri-Stated | Address Attribute or Row Address Strobe—When defined as AA, these signals can be used as chip selects or additional address lines. When defined as RAS, these signals can be used as RAS for DRAM interface. These signals are tri-statable outputs with programmable polarity. | | | CAS | Output | Tri-Stated | <b>Column Address Strobe</b> — When the DSP is the bus master, $\overline{CAS}$ is an active-low output used by DRAM to strobe the column address. Otherwise, if the bus mastership enable (BME) bit in the DRAM control register is cleared, the signal is tri-stated. | | | RD | Output | Tri-Stated | <b>Read Enable</b> —When the DSP is the bus master, $\overline{RD}$ is an active-low output that is asserted to read external memory on the data bus (D0-D23). Otherwise, $\overline{RD}$ is tri-stated. | | | WR | Output | Tri-Stated | <b>Write Enable</b> —When the DSP is the bus master, $\overline{WR}$ is an active-low output that is asserted to write external memory on the data bus (D0-D23). Otherwise, $\overline{WR}$ is tri-stated. | | | TA | Input | Ignored Input | <b>Transfer Acknowledge</b> —If the DSP is the bus master and there is no external bus activity, or the DSP is not the bus master, the $\overline{\text{TA}}$ input is ignored. The $\overline{\text{TA}}$ input is a data transfer acknowledge (DTACK) function that can extend an external bus cycle indefinitely. Any number of wait states (1, 2infinity) may be added to the wait states inserted by the BCR by keeping $\overline{\text{TA}}$ deasserted. In typical operation, $\overline{\text{TA}}$ is deasserted at the start of a bus cycle, is asserted to enable completion of the bus cycle, and is deasserted before the next bus cycle. The current bus cycle completes one clock period after $\overline{\text{TA}}$ is asserted synchronous to the internal system clock. The number of wait states is determined by the $\overline{\text{TA}}$ input or by the bus control register (BCR), whichever is longer. The BCR can be used to set the minimum number of wait states in external bus cycles. In order to use the $\overline{\text{TA}}$ functionality, the BCR must be programmed to at least one wait state. A zero wait state access cannot be extended by $\overline{\text{TA}}$ deassertion, otherwise improper operation may result. $\overline{\text{TA}}$ can operate synchronously or asynchronously, depending on the setting of the TAS bit in the operating mode register (OMR). $\overline{\text{TA}}$ functionality may not be used while performing DRAM type accesses, otherwise improper operation may result. | | ### **Interrupt and Mode Control** Table 2-7 External Bus Control Signals (continued) | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BR | Output | Output<br>(deasserted) | Bus Request— $\overline{BR}$ is an active-low output, never tri-stated. $\overline{BR}$ is asserted when the DSP requests bus mastership. $\overline{BR}$ is deasserted when the DSP no longer needs the bus. $\overline{BR}$ may be asserted or deasserted independent of whether the DSP56367 is a bus master or a bus slave. Bus "parking" allows $\overline{BR}$ to be deasserted even though the DSP56367 is the bus master. (See the description of bus "parking" in the $\overline{BB}$ signal description.) The bus request hold (BRH) bit in the BCR allows $\overline{BR}$ to be asserted under software control even though the DSP does not need the bus. $\overline{BR}$ is typically sent to an external bus arbitrator that controls the priority, parking, and tenure of each master on the same external bus. $\overline{BR}$ is only affected by DSP requests for the external bus, never for the internal bus. During hardware reset, $\overline{BR}$ is deasserted and the arbitration is reset to the bus slave state. | | BG | Input | Ignored Input | <b>Bus Grant</b> — $\overline{BG}$ is an active-low input. $\overline{BG}$ is asserted by an external bus arbitration circuit when the DSP56367 becomes the next bus master. When $\overline{BG}$ is asserted, the DSP56367 must wait until $\overline{BB}$ is deasserted before taking bus mastership. When $\overline{BG}$ is deasserted, bus mastership is typically given up at the end of the current bus cycle. This may occur in the middle of an instruction that requires more than one external bus cycle for execution. For proper $\overline{BG}$ operation, the asynchronous bus arbitration enable bit (ABE) in the OMR register must be set. | | BB | Input/<br>Output | Input | <b>Bus Busy</b> — $\overline{BB}$ is a bidirectional active-low input/output. $\overline{BB}$ indicates that the bus is active. Only after $\overline{BB}$ is deasserted can the pending bus master become the bus master (and then assert the signal again). The bus master may keep $\overline{BB}$ asserted after ceasing bus activity regardless of whether $\overline{BR}$ is asserted or deasserted. This is called "bus parking" and allows the current bus master to reuse the bus without rearbitration until another device requires the bus. The deassertion of $\overline{BB}$ is done by an "active pull-up" method (i.e., $\overline{BB}$ is driven high and then released and held high by an external pull-up resistor). For proper $\overline{BB}$ operation, the asynchronous bus arbitration enable bit (ABE) in the OMR register must be set. $\overline{BB}$ requires an external pull-up resistor. | #### 2.9 **Interrupt and Mode Control** The interrupt and mode control signals select the chip's operating mode as it comes out of hardware reset. After RESET is deasserted, these inputs are hardware interrupt request lines. DSP56367 Technical Data, Rev. 2.1 2-6 Freescale Semiconductor ### Table 2-8 Interrupt and Mode Control | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODA/ĪRQĀ | Input | Input | Mode Select A/External Interrupt Request A—MODA/IRQA is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODA/IRQA selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the OMR when the RESET signal is deasserted. If the processor is in the stop standby state and the MODA/IRQA pin is pulled to GND, the processor will exit the stop state. This input is 3.3V tolerant. | | MODB/ĪRQB | Input | Input | Mode Select B/External Interrupt Request B—MODB/IRQB is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODB/IRQB selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted. This input is 3.3V tolerant. | | MODC/IRQC | Input | Input | Mode Select C/External Interrupt Request C—MODC/IRQC is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODC/IRQC selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted. This input is 3.3V tolerant. | | MODD/ĪRQD | Input | Input | Mode Select D/External Interrupt Request D—MODD/IRQD is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODD/IRQD selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted. This input is 3.3V tolerant. | | RESET | Input | Input | Reset—RESET is an active-low, Schmitt-trigger input. When asserted, the chip is placed in the Reset state and the internal phase generator is reset. The Schmitt-trigger input allows a slowly rising input (such as a capacitor charging) to reset the chip reliably. When the RESET signal is deasserted, the initial chip operating mode is latched from the MODA, MODB, MODC, and MODD inputs. The RESET signal must be asserted during power up. A stable EXTAL signal must be supplied while RESET is being asserted. This input is 3.3V tolerant. | Freescale Semiconductor 2-7 Parallel Host Interface (HDI08) # 2.10 Parallel Host Interface (HDI08) The HDI08 provides a fast, 8-bit, parallel data port that may be connected directly to the host bus. The HDI08 supports a variety of standard buses and can be directly connected to a number of industry standard microcomputers, microprocessors, DSPs, and DMA hardware. Table 2-9 Host Interface | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | H0–H7 | Input/<br>Output | GPIO<br>Disconnected | <b>Host Data</b> —When HDI08 is programmed to interface a nonmultiplexed host bus and the HI function is selected, these signals are lines 0–7 of the bidirectional, tri-state data bus. | | HAD0-HAD7 | Input/<br>Output | | <b>Host Address/Data</b> —When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the address/data bidirectional, multiplexed, tri-state bus. | | PB0-PB7 | Input, Output, or<br>Disconnected | | <b>Port B 0–7</b> —When the HDI08 is configured as GPIO, these signals are individually programmable as input, output, or internally disconnected. | | | | | The default state after reset for these signals is GPIO disconnected. These inputs are 3.3V tolerant. | | HA0 | Input | GPIO<br>Disconnected | Host Address Input 0—When the HDI08 is programmed to interface a nonmultiplexed host bus and the HI function is selected, this signal is line 0 of the host address input bus. | | HAS/HAS | Input | | Host Address Strobe—When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is the host address strobe (HAS) Schmitt-trigger input. The polarity of the address strobe is programmable, but is configured active-low (HAS) following reset. | | PB8 | Input, Output, or Disconnected | | <b>Port B 8</b> —When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 3.3V tolerant. | | HA1 | Input | GPIO<br>Disconnected | Host Address Input 1—When the HDI08 is programmed to interface a nonmultiplexed host bus and the HI function is selected, this signal is line 1 of the host address (HA1) input bus. | | HA8 | Input | | <b>Host Address 8</b> —When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 8 of the host address (HA8) input bus. | | PB9 | Input, Output, or Disconnected | | <b>Port B 9</b> —When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 3.3V tolerant. | ### Table 2-9 Host Interface (continued) | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HA2 | Input | GPIO<br>Disconnected | Host Address Input 2—When the HDI08 is programmed to interface a non-multiplexed host bus and the HI function is selected, this signal is line 2 of the host address (HA2) input bus. | | HA9 | Input | | <b>Host Address 9</b> —When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 9 of the host address (HA9) input bus. | | PB10 | Input, Output, or<br>Disconnected | | <b>Port B 10</b> —When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. | | | | | This input is 3.3V tolerant. | | HRW | Input | GPIO<br>Disconnected | Host Read/Write—When HDI08 is programmed to interface a single-data-strobe host bus and the HI function is selected, this signal is the Host Read/Write (HRW) input. | | HRD/<br>HRD | Input | | Host Read Data—When HDI08 is programmed to interface a double-data-strobe host bus and the HI function is selected, this signal is the host read data strobe (HRD) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HRD) after reset. | | PB11 | Input, Output, or<br>Disconnected | | <b>Port B 11</b> —When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. | | | | | This input is 3.3V tolerant. | | HDS/<br>HDS | Input | GPIO<br>Disconnected | Host Data Strobe—When HDI08 is programmed to interface a single-data-strobe host bus and the HI function is selected, this signal is the host data strobe (HDS) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HDS) following reset. | | HWR/<br>HWR | Input | | Host Write Data—When HDI08 is programmed to interface a double-data-strobe host bus and the HI function is selected, this signal is the host write data strobe (HWR) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HWR) following reset. | | PB12 | Input, Output, or<br>Disconnected | | <b>Port B 12</b> —When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. | | | | | This input is 3.3V tolerant. | ### Parallel Host Interface (HDI08) Table 2-9 Host Interface (continued) | Signal Name | Туре | State During<br>Reset | Signal Description | |-----------------|-----------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HCS | Input | GPIO<br>Disconnected | Host Chip Select—When HDI08 is programmed to interface a nonmultiplexed host bus and the HI function is selected, this signal is the host chip select (HCS) input. The polarity of the chip select is programmable, but is configured active-low (HCS) after reset. | | HA10 | Input | | <b>Host Address 10</b> —When HDI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 10 of the host address (HA10) input bus. | | PB13 | Input, Output, or Disconnected | | <b>Port B 13</b> —When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. | | | | | This input is 3.3V tolerant. | | HOREQ/<br>HOREQ | Output | GPIO<br>Disconnected | Host Request—When HDI08 is programmed to interface a single host request host bus and the HI function is selected, this signal is the host request (HOREQ) output. The polarity of the host request is programmable, but is configured as active-low (HOREQ) following reset. The host request may be programmed as a driven or open-drain output. | | HTRQ/<br>HTRQ | Output | | Transmit Host Request—When HDI08 is programmed to interface a double host request host bus and the HI function is selected, this signal is the transmit host request (HTRQ) output. The polarity of the host request is programmable, but is configured as active-low (HTRQ) following reset. The host request may be programmed as a driven or open-drain output. | | PB14 | Input, Output, or Disconnected | | <b>Port B 14</b> —When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 3.3V tolerant. | | | | | | | HACK/<br>HACK | Input | GPIO<br>Disconnected | Host Acknowledge—When HDI08 is programmed to interface a single host request host bus and the HI function is selected, this signal is the host acknowledge (HACK) Schmitt-trigger input. The polarity of the host acknowledge is programmable, but is configured as active-low (HACK) after reset. | | HRRQ/<br>HRRQ | Output | | Receive Host Request—When HDI08 is programmed to interface a double host request host bus and the HI function is selected, this signal is the receive host request (HRRQ) output. The polarity of the host request is programmable, but is configured as active-low (HRRQ) after reset. The host request may be programmed as a driven or open-drain output. | | PB15 | Input, Output, or<br>Disconnected | | <b>Port B 15</b> —When the HDI08 is configured as GPIO, this signal is individually programmed as input, output, or internally disconnected. | | | | | The default state after reset for this signal is GPIO disconnected. This input is 3.3V tolerant. | | | | | | 2-10 Freescale Semiconductor ## 2.11 Serial Host Interface The SHI has five I/O signals that can be configured to allow the SHI to operate in either SPI or $I^2C$ mode. Table 2-10 Serial Host Interface Signals | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|----------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK | Input or<br>Output | Tri-Stated | SPI Serial Clock—The SCK signal is an output when the SPI is configured as a master and a Schmitt-trigger input when the SPI is configured as a slave. When the SPI is configured as a master, the SCK signal is derived from the internal SHI clock generator. When the SPI is configured as a slave, the SCK signal is an input, and the clock signal from the external master synchronizes the data transfer. The SCK signal is ignored by the SPI if it is defined as a slave and the slave select (SS) signal is not asserted. In both the master and slave SPI devices, data is shifted on one edge of the SCK signal and is sampled on the opposite edge where data is stable. Edge polarity is determined by the SPI transfer protocol. | | SCL | Input or<br>Output | | I <sup>2</sup> C Serial Clock—SCL carries the clock for I <sup>2</sup> C bus transactions in the I <sup>2</sup> C mode. SCL is a Schmitt-trigger input when configured as a slave and an open-drain output when configured as a master. SCL should be connected to $V_{CC}$ through a pull-up resistor. | | | | | This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. | | | | | This input is 3.3V tolerant. | | MISO | Input or<br>Output | Tri-Stated | SPI Master-In-Slave-Out—When the SPI is configured as a master, MISO is the master data input line. The MISO signal is used in conjunction with the MOSI signal for transmitting and receiving serial data. This signal is a Schmitt-trigger input when configured for the SPI Master mode, an output when configured for the SPI Slave mode, and tri-stated if configured for the SPI Slave mode when SS is deasserted. An external pull-up resistor is not required for SPI operation. | | SDA | Input or<br>Open-Drain<br>Output | | $I^2C$ Data and Acknowledge—In $I^2C$ mode, SDA is a Schmitt-trigger input when receiving and an open-drain output when transmitting. SDA should be connected to $V_{CC}$ through a pull-up resistor. SDA carries the data for $I^2C$ transactions. The data in SDA must be stable during the high period of SCL. The data in SDA is only allowed to change when SCL is low. When the bus is free, SDA is high. The SDA line is only allowed to change during the time SCL is high in the case of start and stop events. A high-to-low transition of the SDA line while SCL is high is a unique situation, and is defined as the start event. A low-to-high transition of SDA while SCL is high is a unique situation defined as the stop event. This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. | Freescale Semiconductor 2-11 ### **Serial Host Interface** Table 2-10 Serial Host Interface Signals (continued) | Signal<br>Name | Signal<br>Type | State During<br>Reset | Signal Description | |----------------|--------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOSI | Input or<br>Output | Tri-Stated | SPI Master-Out-Slave-In—When the SPI is configured as a master, MOSI is the master data output line. The MOSI signal is used in conjunction with the MISO signal for transmitting and receiving serial data. MOSI is the slave data input line when the SPI is configured as a slave. This signal is a Schmitt-trigger input when configured for the SPI Slave mode. | | HA0 | Input | | I <sup>2</sup> C Slave Address 0—This signal uses a Schmitt-trigger input when configured for the I <sup>2</sup> C mode. When configured for I <sup>2</sup> C slave mode, the HA0 signal is used to form the slave device address. HA0 is ignored when configured for the I <sup>2</sup> C master mode. This signal is tri-stated during hardware, software, and individual reset. Thus, there | | | | | is no need for an external pull-up in this state. This input is 3.3V tolerant. | | SS<br>HA2 | Input | Tri-Stated | SPI Slave Select—This signal is an active low Schmitt-trigger input when configured for the SPI mode. When configured for the SPI Slave mode, this signal is used to enable the SPI slave for transfer. When configured for the SPI master mode, this signal should be kept deasserted (pulled high). If it is asserted while configured as SPI master, a bus error condition is flagged. If SS is deasserted, the SHI ignores SCK clocks and keeps the MISO output signal in the high-impedance state. I²C Slave Address 2—This signal uses a Schmitt-trigger input when configured for the I²C mode. When configured for the I²C Slave mode, the HA2 signal is used to | | | | | form the slave device address. HA2 is ignored in the I <sup>2</sup> C master mode. This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. | | | | | This input is 3.3V tolerant. | | HREQ | Input or<br>Output | Tri-Stated | Host Request—This signal is an active low Schmitt-trigger input when configured for the master mode but an active low output when configured for the slave mode. When configured for the slave mode, $\overline{HREQ}$ is asserted to indicate that the SHI is ready for the next data word transfer and deasserted at the first clock pulse of the new data word transfer. When configured for the master mode, $\overline{HREQ}$ is an input. When asserted by the external slave device, it will trigger the start of the data word transfer by the master. After finishing the data word transfer, the master will await the next assertion of $\overline{HREQ}$ to proceed to the next transfer. This signal is tri-stated during hardware, software, personal reset, or when the HREQ1—HREQ0 bits in the HCSR are cleared. There is no need for external pull-up in this state. | 2-12 Freescale Semiconductor ## 2.12 Enhanced Serial Audio Interface Table 2-11 Enhanced Serial Audio Interface Signals | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|-----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HCKR | Input or Output | GPIO<br>Disconnected | High Frequency Clock for Receiver—When programmed as an input, this signal provides a high frequency clock source for the ESAI receiver as an alternate to the DSP core clock. When programmed as an output, this signal can serve as a high-frequency sample clock (e.g., for external digital to analog converters [DACs]) or as an additional system clock. | | PC2 | Input, Output, or Disconnected | | <b>Port C 2</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | | HCKT | Input or Output | GPIO<br>Disconnected | High Frequency Clock for Transmitter—When programmed as an input, this signal provides a high frequency clock source for the ESAI transmitter as an alternate to the DSP core clock. When programmed as an output, this signal can serve as a high frequency sample clock (e.g., for external DACs) or as an additional system clock. | | PC5 | Input, Output, or Disconnected | | <b>Port C 5</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | | FSR | Input or Output | GPIO<br>Disconnected | Frame Sync for Receiver—This is the receiver frame sync input/output signal. In the asynchronous mode (SYN=0), the FSR pin operates as the frame sync input or output used by all the enabled receivers. In the synchronous mode (SYN=1), it operates as either the serial flag 1 pin (TEBE=0), or as the transmitter external buffer enable control (TEBE=1, RFSD=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RFSD bit in the RCCR register. When configured as the output flag OF1, this pin will reflect the value of the OF1 bit in the SAICR register, and the data in the OF1 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF1, the data value at the pin will be stored in the IF1 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PC1 | Input, Output, or<br>Disconnected | | Port C 1—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | ### **Enhanced Serial Audio Interface** Table 2-11 Enhanced Serial Audio Interface Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FST<br>PC4 | Input or Output Input, Output, or Disconnected | GPIO<br>Disconnected | Frame Sync for Transmitter—This is the transmitter frame sync input/output signal. For synchronous mode, this signal is the frame sync for both transmitters and receivers. For asynchronous mode, FST is the frame sync for the transmitters only. The direction is determined by the transmitter frame sync direction (TFSD) bit in the ESAI transmit clock control register (TCCR). Port C 4—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. The default state after reset is GPIO disconnected. This input is 3.3V tolerant. | | SCKR | Input or Output | GPIO<br>Disconnected | Receiver Serial Clock—SCKR provides the receiver serial bit clock for the ESAI. The SCKR operates as a clock input or output used by all the enabled receivers in the asynchronous mode (SYN=0), or as serial flag 0 pin in the synchronous mode (SYN=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RCKD bit in the RCCR register. When configured as the output flag OF0, this pin will reflect the value of the OF0 bit in the SAICR register, and the data in the OF0 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF0, the data value at the pin will be stored in the IF0 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PC0 | Input, Output, or<br>Disconnected | | Port C 0—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 3.3V tolerant. | | SCKT | Input or output | GPIO<br>Disconnected | <b>Transmitter Serial Clock</b> —This signal provides the serial bit rate clock for the ESAI. SCKT is a clock input or output used by all enabled transmitters and receivers in synchronous mode, or by all enabled transmitters in asynchronous mode. | | PC3 | Input, Output, or Disconnected | | Port C 3—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 3.3V tolerant. | | SDO5 | Output | GPIO<br>Disconnected | Serial Data Output 5—When programmed as a transmitter, SDO5 is used to transmit data from the TX5 serial transmit shift register. | | SDI0 | Input | | Serial Data Input 0—When programmed as a receiver, SDI0 is used to receive serial data into the RX0 serial receive shift register. | | PC6 | Input, Output, or Disconnected | | <b>Port C 6</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input is 3.3V tolerant. | DSP56367 Technical Data, Rev. 2.1 2-14 Freescale Semiconductor Table 2-11 Enhanced Serial Audio Interface Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |-----------------|-----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | SDO4 | Output | GPIO<br>Disconnected | Serial Data Output 4—When programmed as a transmitter, SDO4 is used to transmit data from the TX4 serial transmit shift register. | | SDI1 | Input | | <b>Serial Data Input 1</b> —When programmed as a receiver, SDI1 is used to receive serial data into the RX1 serial receive shift register. | | PC7 | Input, Output, or Disconnected | | <b>Port C 7</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | | SDO3/<br>SDO3_1 | Output | GPIO<br>Disconnected | <b>Serial Data Output 3</b> —When programmed as a transmitter, SDO3 is used to transmit data from the TX3 serial transmit shift register. | | | | | When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Output 3. | | SDI2/<br>SDI2_1 | Input | | Serial Data Input 2—When programmed as a receiver, SDI2 is used to receive serial data into the RX2 serial receive shift register. | | | | | When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Input 2. | | PC8/PE8 | Input, Output, or<br>Disconnected | | <b>Port C 8</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | When enabled for ESAI_1 GPIO, this is the Port E 8 signal. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | | SDO2/<br>SDO2_1 | Output | GPIO<br>Disconnected | <b>Serial Data Output 2</b> —When programmed as a transmitter, SDO2 is used to transmit data from the TX2 serial transmit shift register. | | | | | When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Output 2. | | SDI3/<br>SDI3_1 | Input | | <b>Serial Data Input 3</b> —When programmed as a receiver, SDI3 is used to receive serial data into the RX3 serial receive shift register. | | | | | When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Input 3. | | PC9/PE9 | Input, Output, or Disconnected | | <b>Port C 9</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | When enabled for ESAI_1 GPIO, this is the Port E 9 signal. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | | SDO1/<br>SDO1_1 | Output | GPIO<br>Disconnected | Serial Data Output 1—SDO1 is used to transmit data from the TX1 serial transmit shift register. | | | | | When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Output 1. | | PC10/<br>PE10 | Input, Output, or disconnected | | <b>Port C 10</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | When enabled for ESAI_1 GPIO, this is the Port E 10 signal. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | Freescale Semiconductor 2-15 ### Enhanced Serial Audio Interface\_1 Table 2-11 Enhanced Serial Audio Interface Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |-----------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | SDO0/<br>SDO0_1 | Output | GPIO<br>Disconnected | <b>Serial Data Output 0</b> —SDO0 is used to transmit data from the TX0 serial transmit shift register. | | | | | When enabled for ESAI_1 operation, this is the ESAI_1 Serial Data Output 0. | | PC11/<br>PE11 | Input, Output, or Disconnected | | <b>Port C 11</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | When enabled for ESAI_1 GPIO, this is the Port E 11 signal. | | | | | The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | # 2.13 Enhanced Serial Audio Interface\_1 Table 2-12 Enhanced Serial Audio Interface\_1 Signals | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|-----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FSR_1 | Input or Output | GPIO<br>Disconnected | Frame Sync for Receiver_1—This is the receiver frame sync input/output signal. In the asynchronous mode (SYN=0), the FSR pin operates as the frame sync input or output used by all the enabled receivers. In the synchronous mode (SYN=1), it operates as either the serial flag 1 pin (TEBE=0), or as the transmitter external buffer enable control (TEBE=1, RFSD=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RFSD bit in the RCCR register. When configured as the output flag OF1, this pin will reflect the value of the OF1 bit in the SAICR register, and the data in the OF1 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF1, the data value at the pin will be stored in the IF1 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PE1 | Input, Output, or Disconnected | | <b>Port E 1</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input cannot tolerate 3.3V. | | FST_1 | Input or Output | GPIO<br>Disconnected | Frame Sync for Transmitter_1—This is the transmitter frame sync input/output signal. For synchronous mode, this signal is the frame sync for both transmitters and receivers. For asynchronous mode, FST is the frame sync for the transmitters only. The direction is determined by the transmitter frame sync direction (TFSD) bit in the ESAI transmit clock control register (TCCR). | | PE4 | Input, Output, or<br>Disconnected | | <b>Port E 4</b> —When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This input cannot tolerate 3.3V. | DSP56367 Technical Data, Rev. 2.1 2-16 Freescale Semiconductor Table 2-12 Enhanced Serial Audio Interface\_1 Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|-----------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCKR_1 | Input or Output | GPIO<br>Disconnected | Receiver Serial Clock_1—SCKR provides the receiver serial bit clock for the ESAI. The SCKR operates as a clock input or output used by all the enabled receivers in the asynchronous mode (SYN=0), or as serial flag 0 pin in the synchronous mode (SYN=1). | | PE0 | Input, Output, or<br>Disconnected | | When this pin is configured as serial flag pin, its direction is determined by the RCKD bit in the RCCR register. When configured as the output flag OF0, this pin will reflect the value of the OF0 bit in the SAICR register, and the data in the OF0 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF0, the data value at the pin will be stored in the IF0 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. Port E 0—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. The default state after reset is GPIO disconnected. This input cannot tolerate 3.3V. | | SCKT_1 | Input or Output | GPIO<br>Disconnected | <b>Transmitter Serial Clock_1</b> —This signal provides the serial bit rate clock for the ESAI. SCKT is a clock input or output used by all enabled transmitters and receivers in synchronous mode, or by all enabled transmitters in asynchronous mode. | | PE3 | Input, Output, or<br>Disconnected | | Port E 3—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. The default state after reset is GPIO disconnected. This input cannot tolerate 3.3V. | | SDO5_1 | Output | GPIO<br>Disconnected | Serial Data Output 5_1—When programmed as a transmitter, SDO5 is used to transmit data from the TX5 serial transmit shift register. | | SDI0_1 | Input | | <b>Serial Data Input 0_1</b> —When programmed as a receiver, SDI0 is used to receive serial data into the RX0 serial receive shift register. | | PE6 | Input, Output, or<br>Disconnected | | Port E 6—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. This input cannot tolerate 3.3V. | | SDO4_1 | Output | GPIO<br>Disconnected | <b>Serial Data Output 4_1</b> —When programmed as a transmitter, SDO4 is used to transmit data from the TX4 serial transmit shift register. | | SDI1_1 | Input | | <b>Serial Data Input 1_1</b> —When programmed as a receiver, SDI1 is used to receive serial data into the RX1 serial receive shift register. | | PE7 | Input, Output, or<br>Disconnected | | Port E 7—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. The default state after reset is GPIO disconnected. | | | | | This input is 3.3V tolerant. | Freescale Semiconductor 2-17 **SPDIF Transmitter Digital Audio Interface** # 2.14 SPDIF Transmitter Digital Audio Interface Table 2-13 Digital Audio Interface (DAX) Signals | Signal<br>Name | Туре | State During<br>Reset | Signal Description | |----------------|-----------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACI | Input | GPIO<br>Disconnected | <b>Audio Clock Input</b> —This is the DAX clock input. When programmed to use an external clock, this input supplies the DAX clock. The external clock frequency must be 256, 384, or 512 times the audio sampling frequency (256 x Fs, 384 x Fs or 512 x Fs, respectively). | | PD0 | Input, Output, or<br>Disconnected | | Port D 0—When the DAX is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. The default state after reset is GPIO disconnected. This input is 3.3V tolerant. | | ADO | Output | GPIO<br>Disconnected | Digital Audio Data Output—This signal is an audio and non-audio output in the form of AES/EBU, CP340 and IEC958 data in a biphase mark format. | | PD1 | Input, Output, or<br>Disconnected | | Port D 1—When the DAX is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. The default state after reset is GPIO disconnected. This input is 3.3V tolerant. | ## **2.15** Timer Table 2-14 Timer Signal | Signal<br>Name | Туре | State during<br>Reset | Signal Description | |----------------|-----------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TIO0 | Input or Output | Input | <b>Timer 0 Schmitt-Trigger Input/Output</b> —When timer 0 functions as an external event counter or in measurement mode, TIO0 is used as input. When timer 0 functions in watchdog, timer, or pulse modulation mode, TIO0 is used as output. | | | | | The default mode after reset is GPIO input. This can be changed to output or configured as a timer input/output through the timer 0 control/status register (TCSR0). If TIO0 is not being used, it is recommended to either define it as GPIO output immediately at the beginning of operation or leave it defined as GPIO input but connected to Vcc through a pull-up resistor in order to ensure a stable logic level at this input. This input is 3.3 V tolerant. | # 2.16 JTAG/OnCE Interface ### Table 2-15 JTAG/OnCE Interface | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|-------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Input | Input | <b>Test Clock</b> —TCK is a test clock input signal used to synchronize the JTAG test logic. It has an internal pull-up resistor. This input is 3.3V tolerant. | | TDI | Input | Input | Test Data Input—TDI is a test data serial input signal used for test instructions and data. TDI is sampled on the rising edge of TCK and has an internal pull-up resistor. This input is 3.3V tolerant. | | TDO | Output | Tri-Stated | <b>Test Data Output</b> —TDO is a test data serial output signal used for test instructions and data. TDO is tri-statable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCK. | | TMS | Input | Input | Test Mode Select—TMS is an input signal used to sequence the test controller's state machine. TMS is sampled on the rising edge of TCK and has an internal pull-up resistor. This input is 3.3V tolerant. | ### JTAG/OnCE Interface ### **NOTES** # 3 Specifications ### 3.1 Introduction The DSP56367 is a high density CMOS device with Transistor-Transistor Logic (TTL) compatible inputs and outputs. #### NOTE This document contains information on a new product. Specifications and information herein are subject to change without notice. Finalized specifications may be published after further characterization and device qualifications are completed. ## 3.2 Maximum Ratings #### **CAUTION** This device contains circuitry protecting against damage due to high static voltage or electrical fields. However, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability of operation is enhanced if unused inputs are pulled to an appropriate logic voltage level (for example, either GND or $V_{CC}$ ). The suggested value for a pull-up or pull-down resistor is $10~\rm k$ . #### NOTE In the calculation of timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification will never occur in the same device that has a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist. ### **Thermal Characteristics** **Table 3-1 Maximum Ratings** | Rating <sup>1</sup> | Symbol | Value <sup>1, 2</sup> | Unit | |---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------|------| | Supply Voltage | V <sub>CCQL</sub> , V <sub>CCP</sub> | 0.3 to + 2.0 | V | | | V <sub>CCQH</sub> , V <sub>CCA</sub> , V <sub>CCD</sub> , V <sub>CCC</sub> , V <sub>CCH</sub> , V <sub>CCS</sub> , | 0.3 to + 4.0 | V | | All "3.3V tolerant" input voltages | V <sub>IN</sub> | GND 0.3 to V <sub>CC</sub> + 0.7 | V | | Current drain per pin excluding V <sub>CC</sub> and GND | I | 10 | mA | | Operating temperature range <sup>3</sup> | T <sub>J</sub> | 40 to + 95 | °C | | Storage temperature | T <sub>STG</sub> | 55 to +125 | °C | <sup>&</sup>lt;sup>1</sup> GND = 0 V, VCCP, VCCQL = 1.8 V $\pm$ 5%, TJ = $-40\times$ C to $+95\times$ C, CL = 50 pF All other VCC = 3.3 V $\pm$ 5%, TJ = $-40\times$ C to $+95\times$ C, CL = 50 pF ### 3.3 Thermal Characteristics **Table 3-2 Thermal Characteristics** | Characteristic | Symbol | TQFP Value | Unit | |---------------------------------------------------------------------------|----------------------------------|------------|------| | Natural Convection, Junction-to-ambient thermal resistance <sup>1,2</sup> | R <sub>JA</sub> or <sub>JA</sub> | 45.0 | °C/W | | Junction-to-case thermal resistance <sup>3</sup> | R <sub>JC</sub> or <sub>JC</sub> | 10.0 | °C/W | | Natural Convection, Thermal characterization parameter <sup>4</sup> | JT | 3.0 | °C/W | Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the maximum rating may affect device reliability or cause permanent damage to the device. <sup>&</sup>lt;sup>3</sup> Temperatures below -0°C are qualified for consumer applications. <sup>&</sup>lt;sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). <sup>&</sup>lt;sup>4</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. #### **DC Electrical Characteristics** 3.4 Table 3-3 DC Electrical Characteristics<sup>1</sup> | Characteristics | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|------|---------------------------------------------------------|------| | Supply voltages | V <sub>CC</sub> | 1.71 | 1.8 | 1.89 | V | | • Core (V <sub>CCQL</sub> ) | | | | | | | • PLL(V <sub>CCP</sub> ) | | | | | | | Supply voltages | V <sub>CC</sub> | 3.14 | 3.3 | 3.46 | V | | • V <sub>CCQH</sub> | | | | | | | • V <sub>CCA</sub> | | | | | | | • V <sub>CCD</sub> | | | | | | | • Vccc | | | | | | | • V <sub>CCH</sub> | | | | | | | • Vccs | | | | | | | Input high voltage | | | | | V | | D(0:23), BG, BB, TA, ESAI_1 (except SDO4_1) | $V_{IH}$ | 2.0 | _ | V <sub>CCQH</sub> | | | MOD <sup>2</sup> /IRQ <sup>2</sup> , RESET, PINIT/NMI and all<br>JTAG/ESAI_1/Timer/HDI08/DAX/ <sub>(only SDO4_1)</sub> /SHI <sub>(SPI mode)</sub> | V <sub>IHP</sub> | 2.0 | _ | V <sub>CCQH</sub> + 03 max<br>for both V <sub>IHP</sub> | | | • SHI <sub>(I2C mode)</sub> | V <sub>IHP</sub> | 1.5 | _ | V <sub>CCQH</sub> + 03 max<br>for both V <sub>IHP</sub> | | | • EXTAL | V <sub>IHX</sub> | 0.8 × V <sub>CCQH</sub> | _ | 0.8 × V <sub>CCQH</sub> | | | Input low voltage | | | | | V | | • D(0:23), BG, BB, TA, ESAI_1 <sub>(except SDO4_1)</sub> | $V_{IL}$ | -0.3 | _ | 0.8 | | | MOD²/IRQ², RESET, PINIT/NMI and all<br>JTAG/ESAI/Timer/HDI08/DAX/ESAI_1 <sub>(only SDO4_1)</sub> /SHI <sub>(SPI mode)</sub> | V <sub>ILP</sub> | -0.3 | _ | 0.8 | | | • SHI <sub>(I2C mode)</sub> | $V_{ILP}$ | -0.3 | _ | 0.3 x V <sub>CC</sub> | | | • EXTAL | $V_{ILX}$ | -0.3 | _ | 0.2 x V <sub>CCQH</sub> | | | Input leakage current | I <sub>IN</sub> | -10 | _ | 10 | μΑ | | High impedance (off-state) input current (@ 2.4 V / 0.4 V) | I <sub>TSI</sub> | -10 | _ | 10 | μΑ | | Output high voltage <sup>3</sup> | V <sub>OH</sub> | 2.4 | _ | _ | V | | Output low voltage <sup>3</sup> | V <sub>OL</sub> | _ | _ | 0.4 | V | | Internal supply current <sup>4</sup> at internal clock of 150MHz | | | | | mA | | In Normal mode | I <sub>CCI</sub> | _ | 58.0 | 115 | | | In Wait mode | I <sub>CCW</sub> | _ | 7.3 | 20 | | | • In Stop mode <sup>5</sup> | I <sub>ccs</sub> | - | 2.0 | 4 | | | PLL supply current | | _ | 1 | 2.5 | mA | | Input capacitance <sup>6</sup> | C <sub>IN</sub> | _ | _ | 10 | pF | DSP56367 Technical Data, Rev. 2.1 Freescale Semiconductor 3-3 #### **AC Electrical Characteristics** - This characteristic does not apply to PCAP. - <sup>4</sup> The Appendix A, "Power Consumption Benchmark" section provides a formula to compute the estimated current requirements in Normal mode. In order to obtain these results, all inputs must be terminated (i.e., not allowed to float). Measurements are based on synthetic intensive DSP benchmarks. The power consumption numbers in this specification are 90% of the measured results of this benchmark. This reflects typical DSP applications. Typical internal supply current is measured with V<sub>CCQL</sub> = 1.8V, V<sub>CC(other)</sub> = 3.3V at T<sub>J</sub> = 25°C. Maximum internal supply current is measured with V<sub>CCQL</sub> = 1.89V, V<sub>CC(other)</sub> = 3.46V at T<sub>J</sub> = 95°C. - In order to obtain these results, all inputs, which are not disconnected at Stop mode, must be terminated (i.e., not allowed to float). - <sup>6</sup> Periodically sampled and not 100% tested ### 3.5 AC Electrical Characteristics The timing waveforms shown in the AC electrical characteristics section are tested with a $V_{IL}$ maximum of 0.4 V and a $V_{IH}$ minimum of 2.4 V for all pins except EXTAL. AC timing specifications, which are referenced to a device input signal, are measured in production with respect to the 50% point of the respective input signal's transition. DSP56367 output levels are measured with the production test machine $V_{OL}$ and $V_{OH}$ reference levels set at 0.4 V and 2.4 V, respectively. #### NOTE Although the minimum value for the frequency of EXTAL is 0 MHz, the device AC test conditions are 15 MHz and rated speed. ### 3.6 Internal Clocks Table 3-4 Internal Clocks | Characteristics | Symbol | | Expression <sup>1, 2</sup> | | | |------------------------------------------------|----------------|--------------------------------------|-------------------------------|--------------------------------------|--| | Characteristics | Symbol | Min | Тур | Max | | | Internal operation frequency with PLL enabled | f | _ | (Ef × MF)/(PDF × DF) | _ | | | Internal operation frequency with PLL disabled | f | _ | Ef/2 | _ | | | Internal clock high period | T <sub>H</sub> | | | | | | With PLL disabled | | _ | ET <sub>C</sub> | _ | | | With PLL enabled and MF 4 | | 0.49 × ET <sub>C</sub> × PDF × DF/MF | _ | 0.51 × ET <sub>C</sub> × PDF × DF/MF | | | With PLL enabled and MF > 4 | | 0.47 × ET <sub>C</sub> × PDF × DF/MF | _ | 0.53 × ET <sub>C</sub> × PDF × DF/MF | | | Internal clock low period | T <sub>L</sub> | | | | | | With PLL disabled | | _ | ET <sub>C</sub> | _ | | | With PLL enabled and MF 4 | | 0.49 × ET <sub>C</sub> × PDF × DF/MF | _ | 0.51 × ET <sub>C</sub> × PDF × DF/MF | | | With PLL enabled and MF > 4 | | 0.47 × ET <sub>C</sub> × PDF × DF/MF | _ | 0.53 × ET <sub>C</sub> × PDF × DF/MF | | | Internal clock cycle time with PLL enabled | T <sub>C</sub> | _ | ET <sub>C</sub> × PDF × DF/MF | _ | | 3-4 Freescale Semiconductor | Characteristics | Symbol | Expression <sup>1, 2</sup> | | | |---------------------------------------------|------------------|----------------------------|---------------------|-----| | Characteristics | Symbol | Min | Тур | Max | | Internal clock cycle time with PLL disabled | T <sub>C</sub> | _ | 2 × ET <sub>C</sub> | _ | | Instruction cycle time | I <sub>CYC</sub> | _ | T <sub>C</sub> | _ | DF = Division Factor # 3.7 External Clock Operation The DSP56367 system clock is an externally supplied square wave voltage source connected to EXTAL(Figure 3-1). Note: The midpoint is 0.5 ( $V_{IHC}$ + $V_{ILC}$ ). Figure 3-1 External Clock Timing **Table 3-5 Clock Operation** | No. | Characteristics | Symbol | Min | Max | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------|----------| | 1 | Frequency of EXTAL (EXTAL Pin Frequency) The rise and fall time of this external clock should be 2 ns maximum. | Ef | 2.0 ns | 150.0 | | 2 | <ul> <li>EXTAL input high<sup>1, 2</sup></li> <li>With PLL disabled (46.7%–53.3% duty cycle<sup>3</sup>)</li> <li>With PLL enabled (42.5%–57.5% duty cycle<sup>3</sup>)</li> </ul> | ETH | 3.11 ns<br>2.83 ns | 157.0 µs | | 3 | <ul> <li>EXTAL input low<sup>1, 2</sup></li> <li>With PLL disabled (46.7%–53.3% duty cycle<sup>3</sup>)</li> <li>With PLL enabled (42.5%–57.5% duty cycle<sup>3</sup>)</li> </ul> | ETL | 3.11 ns<br>2.83 ns | 157.0 µs | Freescale Semiconductor 3-5 Ef = External frequency ET<sub>C</sub> = External clock cycle MF = Multiplication Factor PDF = Predivision Factor T<sub>C</sub> = internal clock cycle $<sup>^{\</sup>rm 2}~$ Refer to the DSP56300 Family Manual for a detailed discussion of the PLL. #### Phase Lock Loop (PLL) Characteristics **Table 3-5 Clock Operation (continued)** | No. | Characteristics | Symbol | Min | Max | |-----|--------------------------------------------|------------------|----------|----------| | 4 | EXTAL cycle time <sup>2</sup> | ET <sub>C</sub> | | | | | With PLL disabled | | 6.7 ns | | | | With PLL enabled | | 6.7 ns | 273.1 µs | | 7 | Instruction cycle time = $I_{CYC} = T_C^4$ | I <sub>CYC</sub> | | | | | With PLL disabled | | 13.33 ns | | | | With PLL enabled | | 6.67 ns | 8.53 µs | <sup>&</sup>lt;sup>1</sup> Measured at 50% of the input transition. ## 3.8 Phase Lock Loop (PLL) Characteristics Table 3-6 PLL Characteristics | Characteristics | Min | Max | Unit | |-----------------------------------------------------------------------------------------|----------------|----------------|------| | V <sub>CO</sub> frequency when PLL enabled (MF x E <sub>f</sub> x 2/PDF) | 30 | 300 | MHz | | PLL external capacitor (PCAP pin to V <sub>CCP</sub> ) (C <sub>PCAP</sub> <sup>1)</sup> | | | pF | | • @ MF 4 | (MF × 580) 100 | (MF × 780) 140 | | | • @ MF > 4 | MF × 830 | MF × 1470 | | <sup>1</sup> C<sub>PCAP</sub> is the value of the PLL capacitor (connected between the PCAP pin and V<sub>CCP</sub>). The recommended value in pF for C<sub>PCAP</sub> can be computed from one of the following equations: (MF x 680)-120, for MF = 4, or MF x 1100, for MF = 4. $<sup>^{2}\,</sup>$ The maximum value for PLL enabled is given for minimum $V_{\text{CO}}$ and maximum MF. The indicated duty cycle is for the specified maximum frequency for which a part is rated. The minimum clock high or low time required for correct operation, however, remains the same at lower operating frequencies; therefore, when a lower clock frequency is used, the signal symmetry may vary from the specified duty cycle as long as the minimum high time and low time requirements are met. <sup>&</sup>lt;sup>4</sup> The maximum value for PLL enabled is given for minimum V<sub>CO</sub> and maximum DF. # 3.9 Reset, Stop, Mode Select, and Interrupt Timing Table 3-7 Reset, Stop, Mode Select, and Interrupt Timing<sup>1</sup> | No. | Characteristics | Expression | Min | Max | Unit | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------|--------|------| | 8 | Delay from RESET assertion to all pins at reset value <sup>2</sup> | _ | _ | 26.0 | ns | | 9 | Required RESET duration <sup>3</sup> | | | | | | | Power on, external clock generator, PLL disabled | 50 × ET <sub>C</sub> | 333.4 | _ | ns | | | Power on, external clock generator, PLL enabled | 1000 × ET <sub>C</sub> | 6.7 | _ | μs | | | Power on, Internal oscillator | 75000 × ET <sub>C</sub> | 500 | _ | μs | | | During STOP, XTAL disabled | 75000 × ET <sub>C</sub> | 500 | _ | μs | | | During STOP, XTAL enabled | 2.5 × T <sub>C</sub> | 16.7 | _ | ns | | | During normal operation | 2.5 × T <sub>C</sub> | 16.7 | _ | ns | | 10 | Delay from asynchronous RESET deassertion to first external address output (internal reset deassertion) <sup>4</sup> | | | | ns | | | Minimum | 3.25 × TC + 2.0 | 23.7 | _ | | | | Maximum | 20.25 × TC + 10 | _ | 145.0 | | | 11 | Syn reset setup time from RESET | | | | ns | | | Maximum | T <sub>C</sub> | _ | 6.7 | | | 12 | Syn reset deassert delay time | | | | ns | | | Minimum | 3.25 × T <sub>C</sub> + 1.0 | 22.7 | _ | | | | Maximum | $20.25 \times T_{C} + 5.0$ | _ | 140.0 | | | 13 | Mode select setup time | | 30.0 | _ | ns | | 14 | Mode select hold time | | 0.0 | _ | ns | | 15 | Minimum edge-triggered interrupt request assertion width | | 4.4 | _ | ns | | 16 | Minimum edge-triggered interrupt request deassertion width | | 4.4 | _ | ns | | 17 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to external memory access address out valid | | | | ns | | | Caused by first interrupt instruction fetch | 4.25 x T <sub>C</sub> + 2.0 | 30.3 | _ | | | | Caused by first interrupt instruction execution | $7.25 \times T_{C} + 2.0$ | 50.3 | _ | | | 18 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to general-purpose transfer output valid caused by first interrupt instruction execution | 10 × T <sub>C</sub> + 5.0 | 71.7 | _ | ns | | 19 | Delay from address output valid caused by first interrupt instruction execute to interrupt request deassertion for level sensitive fast interrupts <sup>5, 6, 7</sup> | (WS + 3.75) × T <sub>C</sub> – 10.94 | _ | Note 8 | ns | | 20 | Delay from RD assertion to interrupt request deassertion for level sensitive fast interrupts <sup>5, 6, 7</sup> | (WS + 3.25) × T <sub>C</sub> – 10.94 | _ | Note 8 | ns | | | i | 1 | | | | Freescale Semiconductor 3-7 ### Reset, Stop, Mode Select, and Interrupt Timing Table 3-7 Reset, Stop, Mode Select, and Interrupt Timing<sup>1</sup> (continued) | No. | Characteristics | Expression | Min | Max | Unit | |-----|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|--------|------| | 21 | Delay from WR assertion to interrupt request deassertion for level sensitive fast interrupts <sup>5, 6, 7</sup> | | | | ns | | | DRAM for all WS | $(WS + 3.5) \times T_C - 10.94$ | _ | Note 8 | | | | • SRAM WS = 1 | N/A | _ | Note 8 | | | | • SRAM WS = 2, 3 | 1.75 × T <sub>C</sub> – 4.0 | _ | Note 8 | | | | • SRAM WS 4 | $2.75 \times T_{C} - 4.0$ | _ | Note 8 | | | 22 | Synchronous int setup time from IRQs NMI assertion to the CLKOUT trans. | 0.6 × T <sub>C</sub> - 0.1 | 3.9 | _ | ns | | 23 | Synch. int delay time from the CLKOUT trans2 to the first external address out valid caused by first inst fetch | | | | ns | | | Minimum | 9.25 × T <sub>C</sub> + 1.0 | 62.7 | _ | | | | Maximum | $24.75 \times T_{C} + 5.0$ | _ | 170.0 | | | 24 | Duration for IRQA assertion to recover from Stop state | 0.6 × T <sub>C</sub> 0.1 | 3.9 | _ | ns | | 25 | Delay from IRQA assertion to fetch of first instruction (when exiting Stop) <sup>2, 8</sup> | | | | | | | PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is enabled (OMR Bit 6 = 0) | PLC × ET <sub>C</sub> × PDF + (128 K PLC/2) × T <sub>C</sub> | _ | _ | ms | | | • PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is not enabled (OMR Bit 6 = 1) | PLC × ET <sub>C</sub> × PDF + (23.75 +/- 0.5) × T <sub>C</sub> | _ | _ | ms | | | PLL is active during Stop (PCTL Bit 17 = 1) (Implies No Stop Delay) | $(8.25 0.5) \times T_{C}$ | 51.7 | 58.3 | ns | | 26 | Duration of level sensitive IRQA assertion to ensure interrupt service (when exiting Stop) <sup>2, 8</sup> | | | | | | | PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is enabled (OMR Bit 6 = 0) | PLC × ET <sub>C</sub> × PDF + (128 K PLC/2) × T <sub>C</sub> | _ | _ | ms | | | PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is not enabled (OMR Bit 6 = 1) | PLC × ET <sub>C</sub> × PDF + (20.5 +/- 0.5) × T <sub>C</sub> | _ | _ | ms | | | PLL is active during Stop (PCTL Bit 17 = 1) (implies no<br>Stop delay) | 5.5 × T <sub>C</sub> | 36.7 | _ | ns | | 27 | Interrupt Requests Rate | | | | ns | | | HDI08, ESAI, ESAI_1, SHI, DAX, Timer | 12T <sub>C</sub> | _ | 80.0 | | | | • DMA | 8T <sub>C</sub> | _ | 53.0 | | | | IRQ, NMI (edge trigger) | 8T <sub>C</sub> | _ | 53.0 | | | | IRQ (level trigger) | 12T <sub>C</sub> | _ | 80.0 | | | | 1 | 1 | | • | | 3-8 Freescale Semiconductor | Table 3-7 Res | et. Stop. Mo | de Select. | and Interrupt | Timing <sup>1</sup> | (continued) | |---------------|--------------|------------|---------------|---------------------|-------------| |---------------|--------------|------------|---------------|---------------------|-------------| | No. | Characteristics | Expression | Min | Max | Unit | |-----|-----------------------------------------------------------------------------------------------------------|-----------------------------|------|------|------| | 28 | DMA Requests Rate | | | | ns | | | Data read from HDI08, ESAI, ESAI_1, SHI, DAX | 6T <sub>C</sub> | _ | 40.0 | | | | Data write to HDI08, ESAI, ESAI_1, SHI, DAX | 7T <sub>C</sub> | _ | 46.7 | | | | Timer | 2T <sub>C</sub> | | 13.3 | | | | TRQ, NMI (edge trigger) | 3T <sub>C</sub> | _ | 20.0 | | | 29 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to external memory (DMA source) access address out valid | 4.25 × T <sub>C</sub> + 2.0 | 30.3 | _ | ns | $V_{CCQH} = 3.3 \text{ V} \pm 5\%; V_{CC} = 1.8 \text{V} \pm 5\%; T_{J} = -40^{\circ}\text{C to} + 95^{\circ}\text{C}, C_{L} = 50 \text{ pF}$ For PLL disable, using external clock (PCTL Bit 16 = 1), no stabilization delay is required and recovery time will be defined by the PCTL Bit 17 and OMR Bit 6 settings. For PLL enable, if PCTL Bit 17 is 0, the PLL is shutdown during Stop. Recovering from Stop requires the PLL to get locked. The PLL lock procedure duration, PLL Lock Cycles (PLC), may be in the range of 0 to 1000 cycles. This procedure occurs in parallel with the stop delay counter, and stop recovery will end when the last of these two events occurs: the stop delay counter completes count or PLL lock procedure completion. PLC value for PLL disable is 0. The maximum value for $ET_C$ is 4096 (maximum MF) divided by the desired internal frequency (i.e., for 150 MHz it is 4096/150 MHz = 27.3 $\mu$ s). During the stabilization period, $T_C$ , $T_H$ , and $T_L$ will not be constant, and their width may vary, so timing may vary as well. <sup>&</sup>lt;sup>2</sup> Periodically sampled and not 100% tested. RESET duration is measured during the time in which RESET is asserted, V<sub>CC</sub> is valid, and the EXTAL input is active and valid. When the V<sub>CC</sub> is valid, but the other "required RESET duration" conditions (as specified above) have not been yet met, the device circuitry will not be in an initialized state that can result in significant power consumption and heat-up. Designs should minimize this state to the shortest possible duration. <sup>&</sup>lt;sup>4</sup> If PLL does not lose lock. When using fast interrupts and IRQA, IRQB, IRQC, and IRQD are defined as level-sensitive, timings 19 through 21 apply to prevent multiple interrupt service. To avoid these timing restrictions, the deasserted Edge-triggered mode is recommended when using fast interrupts. Long interrupts are recommended when using Level-sensitive mode. <sup>&</sup>lt;sup>6</sup> WS = number of wait states (measured in clock cycles, number of T<sub>C</sub>). Use expression to compute maximum value. <sup>&</sup>lt;sup>8</sup> This timing depends on several settings: ### Reset, Stop, Mode Select, and Interrupt Timing Figure 3-2 Reset Timing a) First Interrupt Instruction Execution b) General Purpose I/O Figure 3-3 External Fast Interrupt Timing DSP56367 Technical Data, Rev. 2.1 3-10 Freescale Semiconductor Figure 3-4 External Interrupt Timing (Negative Edge-Triggered) Figure 3-5 Operating Mode Select Timing Figure 3-6 Recovery from Stop State Using IRQA Interrupt Service #### **External Memory Expansion Port (Port A)** Figure 3-7 Recovery from Stop State Using IRQA Interrupt Service Figure 3-8 External Memory Access (DMA Source) Timing # 3.10 External Memory Expansion Port (Port A) # 3.10.1 SRAM Timing Table 3-8 SRAM Read and Write Accesses | No. | Characteristics | Symbol | Expression <sup>1</sup> | 150 MHz | | Unit | |------|--------------------------------------------|-----------------------------------|------------------------------------|---------|-----|------| | 140. | Cital acteristics | | Expression | Min | Max | Oill | | 100 | Address valid and AA assertion pulse width | t <sub>RC</sub> , t <sub>WC</sub> | $(WS + 2) \times T_C$ 4.0 [2 WS 7] | 22.7 | _ | ns | | | | | $(WS + 3) \times T_C$ 4.0 [WS 8] | 69.3 | _ | ns | | 101 | Address and AA valid to WR assertion | t <sub>AS</sub> | 0.75 × T <sub>C</sub> 2.0[2 WS 3] | 3.0 | _ | ns | | | | | 1.25 x T <sub>C</sub> 2.0[WS 4] | 6.3 | _ | ns | | 102 | WR assertion pulse width | t <sub>WP</sub> | WS×T <sub>C</sub> 4.0 [2 WS 3] | 9.3 | _ | ns | | | | | (WS $0.5) \times T_C$ $4.0[WS 4]$ | 19.3 | _ | ns | | 103 | WR deassertion to address not valid | t <sub>WR</sub> | 1.25 × T <sub>C</sub> 4.0[2 WS 7] | 4.3 | _ | ns | | | | | 2.25 × T <sub>C</sub> 4.0[WS 8] | 11.0 | _ | ns | DSP56367 Technical Data, Rev. 2.1 Table 3-8 SRAM Read and Write Accesses (continued) | Na | Ch arrastaviation | Cumhal | Expression <sup>1</sup> | 150 | MHz | l lmi4 | |-----|---------------------------------------------------|------------------------------------|-----------------------------------------------|------|------|--------| | No. | Characteristics | Symbol | Expression | Min | Max | Unit | | 104 | Address and AA valid to input data valid | t <sub>AA</sub> , t <sub>AC</sub> | $(WS + 0.75) \times T_C$ 5.0 [WS 2] | _ | 13.3 | ns | | 105 | RD assertion to input data valid | t <sub>OE</sub> | $(WS + 0.25) \times T_C$ 5.0 [WS 2] | _ | 10.0 | ns | | 106 | RD deassertion to data not valid (data hold time) | t <sub>OHZ</sub> | | 0.0 | _ | ns | | 107 | Address valid to WR deassertion <sup>2</sup> | t <sub>AW</sub> | $(WS + 0.75) \times T_C$ 4.0 [WS 2] | 14.3 | _ | ns | | 108 | Data valid to WR deassertion (data setup time) | t <sub>DS</sub> (t <sub>DW</sub> ) | (WS $0.25$ ) × T <sub>C</sub> $3.0$ [WS $2$ ] | 8.7 | _ | ns | | 109 | Data hold time from WR deassertion | t <sub>DH</sub> | 1.25 × T <sub>C</sub> 2.0[2 WS 7] | 6.3 | _ | ns | | | | | 2.25 × T <sub>C</sub> 2.0 [WS 8] | 13.0 | _ | ns | | 110 | WR assertion to data active | _ | $0.25 \times T_{C}$ 3.7 [2 WS 3] | -2.0 | _ | ns | | | | | 0.25 x T <sub>C</sub> 3.7 [WS 4] | -5.4 | _ | ns | | 111 | WR deassertion to data high impedance | _ | $0.25 \times T_C + 0.2 [2 \text{ WS } 3]$ | _ | 1.9 | ns | | | | | 1.25 × T <sub>C</sub> + 0.2 [4 WS 7] | _ | 8.5 | ns | | | | | $2.25 \times T_{C} + 0.2 [WS 8]$ | _ | 15.2 | ns | | 112 | Previous RD deassertion to data active (write) | _ | 1.25 × T <sub>C</sub> 4.0 [2 WS 3] | 4.3 | _ | ns | | | | | 2.25 × T <sub>C</sub> 4.0 [4 WS 7] | 11.0 | _ | ns | | | | | $3.25 \times T_{C}$ 4.0 [WS 8] | 17.7 | _ | ns | | 113 | RD deassertion time | | 1.75 × T <sub>C</sub> 4.0 [2 WS 7] | 7.7 | _ | ns | | | | | $2.75 \times T_{C}$ 4.0 [WS 8] | 14.3 | | ns | | 114 | WR deassertion time | | 2.0 x T <sub>C</sub> 4.0 [2 WS 3] | 9.3 | _ | ns | | | | | $2.5 \times T_{C}$ 4.0 [4 WS 7] | 12.7 | _ | ns | | | | | $3.5 \times T_{C}$ 4.0 [WS 8] | 19.3 | _ | ns | | 115 | Address valid to RD assertion | | $0.5 \times T_{C}$ 2.0 | 1.3 | _ | ns | | 116 | RD assertion pulse width | | $(WS + 0.25) \times T_C$ 4.0 | 11.0 | _ | ns | | 117 | RD deassertion to address not valid | | 1.25 × T <sub>C</sub> 2.0 [2 WS 7] | 6.3 | _ | ns | | | | | $2.25 \times T_{C}$ 2.0 [WS 8] | 13.0 | _ | ns | | 118 | TA setup before RD or WR deassertion <sup>3</sup> | | 0.25 × T <sub>C</sub> + 2.0 | 3.7 | _ | ns | | 119 | TA hold after RD or WR deassertion | | | 0.0 | _ | ns | WS is the number of wait states specified in the BCR. The value is given for the minimum for a given category. (For example, for a category of [2 WS 7] timing is specified for 2 wait states.) Two wait states is the minimum otherwise. <sup>&</sup>lt;sup>2</sup> Timings 100, 107 are guaranteed by design, not tested. <sup>&</sup>lt;sup>3</sup> In the case of $\overline{\text{TA}}$ negation: timing 118 is relative to the deassertion edge of $\overline{\text{RD}}$ or WR were $\overline{\text{TA}}$ to remain active. Figure 3-9 SRAM Read Access Figure 3-10 SRAM Write Access DSP56367 Technical Data, Rev. 2.1 3-14 Freescale Semiconductor ### 3.10.2 DRAM Timing The selection guides provided in Figure 3-11 and Figure 3-14 should be used for primary selection only. Final selection should be based on the timing provided in the following tables. As an example, the selection guide suggests that 4 wait states must be used for 100 MHz operation when using Page Mode DRAM. However, by using the information in the appropriate table, a designer may choose to evaluate whether fewer wait states might be used by determining which timing prevents operation at 100 MHz, running the chip at a slightly lower frequency (e.g., 95 MHz), using faster DRAM (if it becomes available), and control factors such as capacitive and resistive load to improve overall system performance. Figure 3-11 DRAM Page Mode Wait States Selection Guide Table 3-9 DRAM Page Mode Timings, Three Wait States<sup>1, 2, 3</sup> | No. | Characteristics | Symbol | Expression <sup>4</sup> | 100 | MHz | Unit | |-----|----------------------------------------------------------------------------------------|-------------------|----------------------------------------------------|--------------|--------|------| | NO. | Characteristics | Symbol | Expression | Min | Max | Unit | | 131 | Page mode cycle time for two consecutive accesses of the same direction | t <sub>PC</sub> | 2 × T <sub>C</sub> | 20.0 | _ | ns | | | Page mode cycle time for mixed (read and write) accesses | | 1.25 × T <sub>C</sub> | 12.5 | _ | | | 132 | CAS assertion to data valid (read) | t <sub>CAC</sub> | 2 × T <sub>C</sub> 7.0 | _ | 13.0 | ns | | 133 | Column address valid to data valid (read) | t <sub>AA</sub> | 3 × T <sub>C</sub> 7.0 | _ | 23.0 | ns | | 134 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | | 0.0 | _ | ns | | 135 | Last CAS assertion to RAS deassertion | t <sub>RSH</sub> | 2.5 × T <sub>C</sub> 4.0 | 21.0 | _ | ns | | 136 | Previous CAS deassertion to RAS deassertion | t <sub>RHCP</sub> | 4.5 × T <sub>C</sub> 4.0 | 41.0 | _ | ns | | 137 | CAS assertion pulse width | t <sub>CAS</sub> | 2 x T <sub>C</sub> 4.0 | 16.0 | _ | ns | | 138 | Last CAS deassertion to RAS assertion <sup>5</sup> • BRW[1:0] = 00, 01— not applicable | t <sub>CRP</sub> | | | | ns | | | <ul><li>BRW[1:0] = 10</li><li>BRW[1:0] = 11</li></ul> | | $4.75 \times T_{C}$ 6.0<br>$6.75 \times T_{C}$ 6.0 | 41.5<br>61.5 | _<br>_ | | | 139 | CAS deassertion pulse width | t <sub>CP</sub> | 1.5 × T <sub>C</sub> 4.0 | 11.0 | _ | ns | | 140 | Column address valid to CAS assertion | t <sub>ASC</sub> | T <sub>C</sub> 4.0 | 6.0 | _ | ns | | 141 | CAS assertion to column address not valid | t <sub>CAH</sub> | 2.5 × T <sub>C</sub> 4.0 | 21.0 | _ | ns | | 142 | Last column address valid to RAS deassertion | t <sub>RAL</sub> | 4 × T <sub>C</sub> 4.0 | 36.0 | _ | ns | | 143 | WR deassertion to CAS assertion | t <sub>RCS</sub> | 1.25 x T <sub>C</sub> 4.0 | 8.5 | _ | ns | | 144 | CAS deassertion to WR assertion | t <sub>RCH</sub> | $0.75 \times T_{C}$ 4.0 | 3.5 | _ | ns | | 145 | CAS assertion to WR deassertion | t <sub>WCH</sub> | 2.25 x T <sub>C</sub> 4.2 | 18.3 | _ | ns | | 146 | WR assertion pulse width | t <sub>WP</sub> | 3.5 × T <sub>C</sub> 4.5 | 30.5 | _ | ns | | 147 | Last WR assertion to RAS deassertion | t <sub>RWL</sub> | $3.75 \times T_{C}$ 4.3 | 33.2 | _ | ns | | 148 | WR assertion to CAS deassertion | t <sub>CWL</sub> | 3.25 x T <sub>C</sub> 4.3 | 28.2 | _ | ns | | 149 | Data valid to CAS assertion (write) | t <sub>DS</sub> | 0.5 × T <sub>C</sub> 4.0 | 1.0 | _ | ns | | 150 | CAS assertion to data not valid (write) | t <sub>DH</sub> | 2.5 × T <sub>C</sub> 4.0 | 21.0 | _ | ns | | 151 | WR assertion to CAS assertion | t <sub>WCS</sub> | 1.25 x T <sub>C</sub> 4.3 | 8.2 | _ | ns | | 152 | Last RD assertion to RAS deassertion | t <sub>ROH</sub> | 3.5 × T <sub>C</sub> 4.0 | 31.0 | _ | ns | | | I | · | | | | L | 3-16 Freescale Semiconductor Table 3-9 DRAM Page Mode Timings, Three Wait States<sup>1, 2, 3 (continued)</sup> | No. | Characteristics | Symbol | Expression <sup>4</sup> | 100 MHz | | Unit | |-----|-----------------------------------------------|-----------------|--------------------------|---------|------|-------| | NO. | Characteristics | Symbol | Expression | Min | Max | Oille | | 153 | RD assertion to data valid | t <sub>GA</sub> | 2.5 × T <sub>C</sub> 7.0 | _ | 18.0 | ns | | 154 | RD deassertion to data not valid <sup>6</sup> | t <sub>GZ</sub> | | 0.0 | _ | ns | | 155 | WR assertion to data active | | $0.75 \times T_{C}$ 0.3 | 7.2 | _ | ns | | 156 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | _ | 2.5 | ns | The number of wait states for Page mode access is specified in the DCR. Table 3-10 DRAM Page Mode Timings, Four Wait States 1, 2, 3 | No. | Characteristics | Symbol | Expression <sup>4</sup> | 100 | MHz | Unit | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------|------------------|-------------|----------| | NO. | Characteristics | Symbol | Expression | Min | Max | Unit | | 131 | Page mode cycle time for two consecutive accesses of the same direction Page mode cycle time for mixed (read and write) accesses | t <sub>PC</sub> | 5 × T <sub>C</sub><br>4.5 × T <sub>C</sub> | 50.0<br>45.0 | _ | ns | | 132 | CAS assertion to data valid (read) | t <sub>CAC</sub> | $2.75 \times T_{C}$ 5.7 | _ | 21.8 | ns | | 133 | Column address valid to data valid (read) | t <sub>AA</sub> | $3.75 \times T_{C}$ 5.7 | _ | 31.8 | ns | | 134 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | | 0.0 | _ | ns | | 135 | Last CAS assertion to RAS deassertion | t <sub>RSH</sub> | $3.5 \times T_{C}$ 4.0 | 31.0 | _ | ns | | 136 | Previous CAS deassertion to RAS deassertion | t <sub>RHCP</sub> | 6 × T <sub>C</sub> 4.0 | 56.0 | _ | ns | | 137 | CAS assertion pulse width | t <sub>CAS</sub> | 2.5 × T <sub>C</sub> 4.0 | 21.0 | _ | ns | | 138 | Last $\overline{\text{CAS}}$ deassertion to $\overline{\text{RAS}}$ assertion <sup>5</sup> • BRW[1–0] = 00, 01—Not applicable • BRW[1–0] = 10 • BRW[1–0] = 11 | t <sub>CRP</sub> | - 5.25 × T <sub>C</sub> 6.0 7.25 × T <sub>C</sub> 6.0 | <br>46.5<br>66.5 | _<br>_<br>_ | ns<br>ns | | 139 | CAS deassertion pulse width | t <sub>CP</sub> | 2 × T <sub>C</sub> 4.0 | 16.0 | _ | ns | | 140 | Column address valid to CAS assertion | t <sub>ASC</sub> | T <sub>C</sub> 4.0 | 6.0 | | ns | <sup>&</sup>lt;sup>2</sup> The refresh period is specified in the DCR. <sup>&</sup>lt;sup>3</sup> The asynchronous delays specified in the expressions are valid for DSP56367. <sup>&</sup>lt;sup>4</sup> All the timings are calculated for the worst case. Some of the timings are better for specific cases (e.g., t<sub>PC</sub> equals 4 x TC for read-after-read or write-after-write sequences). <sup>5</sup> BRW[1:0] (DRAM control register bits) defines the number of wait states that should be inserted in each DRAM out-of page-access. <sup>&</sup>lt;sup>6</sup> $\overline{RD}$ deassertion will always occur after $\overline{CAS}$ deassertion; therefore, the restricted timing is $t_{OFF}$ and not $t_{GZ}$ . Table 3-10 DRAM Page Mode Timings, Four Wait States<sup>1, 2, 3</sup> (continued) | No. | Characteristics | Symbol | Expression <sup>4</sup> | 100 | MHz | Unit | |-----|-----------------------------------------------|------------------|-----------------------------|------|------|------| | NO. | Gridi acteristics | Symbol | Expression | Min | Max | Unit | | 141 | CAS assertion to column address not valid | t <sub>CAH</sub> | 3.5 × T <sub>C</sub> 4.0 | 31.0 | _ | ns | | 142 | Last column address valid to RAS deassertion | t <sub>RAL</sub> | 5 × T <sub>C</sub> 4.0 | 46.0 | _ | ns | | 143 | WR deassertion to CAS assertion | t <sub>RCS</sub> | 1.25 × T <sub>C</sub> 4.0 | 8.5 | _ | ns | | 144 | CAS deassertion to WR assertion | t <sub>RCH</sub> | 1.25 × T <sub>C</sub> – 3.7 | 8.8 | _ | ns | | 145 | CAS assertion to WR deassertion | t <sub>WCH</sub> | 3.25 × T <sub>C</sub> 4.2 | 28.3 | _ | ns | | 146 | WR assertion pulse width | t <sub>WP</sub> | 4.5 × T <sub>C</sub> 4.5 | 40.5 | _ | ns | | 147 | Last WR assertion to RAS deassertion | t <sub>RWL</sub> | 4.75 × T <sub>C</sub> 4.3 | 43.2 | _ | ns | | 148 | WR assertion to CAS deassertion | t <sub>CWL</sub> | 3.75 × T <sub>C</sub> 4.3 | 33.2 | _ | ns | | 149 | Data valid to CAS assertion (write) | t <sub>DS</sub> | 0.5 × T <sub>C</sub> – 4.5 | 0.5 | _ | ns | | 150 | CAS assertion to data not valid (write) | t <sub>DH</sub> | $3.5 \times T_{C}$ 4.0 | 31.0 | _ | ns | | 151 | WR assertion to CAS assertion | t <sub>WCS</sub> | 1.25 × T <sub>C</sub> 4.3 | 8.2 | _ | ns | | 152 | Last RD assertion to RAS deassertion | t <sub>ROH</sub> | 4.5 × T <sub>C</sub> 4.0 | 41.0 | _ | ns | | 153 | RD assertion to data valid | t <sub>GA</sub> | 3.25 × T <sub>C</sub> 5.7 | _ | 26.8 | ns | | 154 | RD deassertion to data not valid <sup>6</sup> | t <sub>GZ</sub> | | 0.0 | _ | ns | | 155 | WR assertion to data active | | 0.75 × T <sub>C</sub> – 1.5 | 6.0 | _ | ns | | 156 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | _ | 2.5 | ns | <sup>&</sup>lt;sup>1</sup> The number of wait states for Page mode access is specified in the DCR. <sup>&</sup>lt;sup>2</sup> The refresh period is specified in the DCR. <sup>&</sup>lt;sup>3</sup> The asynchronous delays specified in the expressions are valid for DSP56367. <sup>&</sup>lt;sup>4</sup> All the timings are calculated for the worst case. Some of the timings are better for specific cases (for example, t<sub>PC</sub> equals 3 x T<sub>C</sub> for read-after-read or write-after-write sequences). An expressions is used to calculate the maximum or minimum value listed, as appropriate. <sup>&</sup>lt;sup>5</sup> BRW[1–0] (DRAM control register bits) defines the number of wait states that should be inserted in each DRAM out-of-page access. <sup>&</sup>lt;sup>6</sup> RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t<sub>OFF</sub> and not t<sub>GZ</sub>. Figure 3-12 DRAM Page Mode Write Accesses Figure 3-13 DRAM Page Mode Read Accesses 3-20 Freescale Semiconductor Figure 3-14 DRAM Out-of-Page Wait States Selection Guide Table 3-11 DRAM Out-of-Page and Refresh Timings, Four Wait States<sup>1, 2</sup> | No. | Characteristics | Symbol | Expression | 20 N | 1Hz <sup>3</sup> | 30 N | /IHz <sup>3</sup> | Unit | |------|----------------------------------------------------|------------------|---------------------------|-------|------------------|-------|-------------------|------| | 140. | Onardotoristics | Cymbol | Expression | Min | Max | Min | Max | | | 157 | Random read or write cycle time | t <sub>RC</sub> | 5 × T <sub>C</sub> | 250.0 | _ | 166.7 | _ | ns | | 158 | RAS assertion to data valid (read) | t <sub>RAC</sub> | 2.75 × T <sub>C</sub> 7.5 | _ | 130.0 | _ | 84.2 | ns | | 159 | CAS assertion to data valid (read) | t <sub>CAC</sub> | 1.25 × T <sub>C</sub> 7.5 | _ | 55.0 | _ | 34.2 | ns | | 160 | Column address valid to data valid (read) | t <sub>AA</sub> | 1.5 × T <sub>C</sub> 7.5 | _ | 67.5 | _ | 42.5 | ns | | 161 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | | 0.0 | _ | 0.0 | _ | ns | | 162 | RAS deassertion to RAS assertion | t <sub>RP</sub> | 1.75 × T <sub>C</sub> 4.0 | 83.5 | _ | 54.3 | _ | ns | | 163 | RAS assertion pulse width | t <sub>RAS</sub> | 3.25 × T <sub>C</sub> 4.0 | 158.5 | _ | 104.3 | _ | ns | | 164 | CAS assertion to RAS deassertion | t <sub>RSH</sub> | 1.75 × T <sub>C</sub> 4.0 | 83.5 | _ | 54.3 | _ | ns | Table 3-11 DRAM Out-of-Page and Refresh Timings, Four Wait States<sup>1, 2</sup> (continued) | No. | Characteristics | Symbol | Everencies | 20 N | 1Hz <sup>3</sup> | 30 N | 1Hz <sup>3</sup> | l lmit | |-----|--------------------------------------------|------------------|---------------------------|-------|------------------|-------|------------------|--------| | NO. | Characteristics | Symbol | Expression | Min | Max | Min | Max | Unit | | 165 | RAS assertion to CAS deassertion | t <sub>CSH</sub> | $2.75 \times T_{C}$ 4.0 | 133.5 | _ | 87.7 | _ | ns | | 166 | CAS assertion pulse width | t <sub>CAS</sub> | 1.25 × T <sub>C</sub> 4.0 | 58.5 | _ | 37.7 | _ | ns | | 167 | RAS assertion to CAS assertion | t <sub>RCD</sub> | 1.5 × T <sub>C</sub> 2 | 73.0 | 77.0 | 48.0 | 52.0 | ns | | 168 | RAS assertion to column address valid | t <sub>RAD</sub> | 1.25 × T <sub>C</sub> 2 | 60.5 | 64.5 | 39.7 | 43.7 | ns | | 169 | CAS deassertion to RAS assertion | t <sub>CRP</sub> | 2.25 × T <sub>C</sub> 4.0 | 108.5 | _ | 71.0 | _ | ns | | 170 | CAS deassertion pulse width | t <sub>CP</sub> | 1.75 × T <sub>C</sub> 4.0 | 83.5 | _ | 54.3 | _ | ns | | 171 | Row address valid to RAS assertion | t <sub>ASR</sub> | 1.75 × T <sub>C</sub> 4.0 | 83.5 | _ | 54.3 | _ | ns | | 172 | RAS assertion to row address not valid | t <sub>RAH</sub> | 1.25 × T <sub>C</sub> 4.0 | 58.5 | _ | 37.7 | _ | ns | | 173 | Column address valid to CAS assertion | t <sub>ASC</sub> | $0.25 \times T_{C}$ 4.0 | 8.5 | _ | 4.3 | _ | ns | | 174 | CAS assertion to column address not valid | t <sub>CAH</sub> | 1.75 × T <sub>C</sub> 4.0 | 83.5 | _ | 54.3 | _ | ns | | 175 | RAS assertion to column address not valid | t <sub>AR</sub> | $3.25 \times T_{C}$ 4.0 | 158.5 | _ | 104.3 | _ | ns | | 176 | Column address valid to RAS deassertion | t <sub>RAL</sub> | 2 × T <sub>C</sub> 4.0 | 96.0 | _ | 62.7 | _ | ns | | 177 | WR deassertion to CAS assertion | t <sub>RCS</sub> | 1.5 × T <sub>C</sub> 3.8 | 71.2 | 1 | 46.2 | 1 | ns | | 178 | CAS deassertion to WR assertion | t <sub>RCH</sub> | $0.75 \times T_{C}$ 3.7 | 33.8 | 1 | 21.3 | 1 | ns | | 179 | RAS deassertion to WR assertion | t <sub>RRH</sub> | $0.25 \times T_{C}$ 3.7 | 8.8 | _ | 4.6 | _ | ns | | 180 | CAS assertion to WR deassertion | t <sub>WCH</sub> | 1.5 × T <sub>C</sub> 4.2 | 70.8 | 1 | 45.8 | 1 | ns | | 181 | RAS assertion to WR deassertion | t <sub>WCR</sub> | 3 × T <sub>C</sub> 4.2 | 145.8 | _ | 95.8 | _ | ns | | 182 | WR assertion pulse width | t <sub>WP</sub> | 4.5 × T <sub>C</sub> 4.5 | 220.5 | _ | 145.5 | _ | ns | | 183 | WR assertion to RAS deassertion | t <sub>RWL</sub> | 4.75 × T <sub>C</sub> 4.3 | 233.2 | _ | 154.0 | _ | ns | | 184 | WR assertion to CAS deassertion | t <sub>CWL</sub> | $4.25 \times T_{C}$ 4.3 | 208.2 | _ | 137.4 | _ | ns | | 185 | Data valid to CAS assertion (write) | t <sub>DS</sub> | $2.25 \times T_{C}$ 4.0 | 108.5 | _ | 71.0 | _ | ns | | 186 | CAS assertion to data not valid (write) | t <sub>DH</sub> | 1.75 × T <sub>C</sub> 4.0 | 83.5 | _ | 54.3 | _ | ns | | 187 | RAS assertion to data not valid (write) | t <sub>DHR</sub> | $3.25 \times T_{C}$ 4.0 | 158.5 | | 104.3 | | ns | | 188 | WR assertion to CAS assertion | t <sub>WCS</sub> | 3 × T <sub>C</sub> 4.3 | 145.7 | | 95.7 | _ | ns | | 189 | CAS assertion to RAS assertion (refresh) | t <sub>CSR</sub> | $0.5 \times T_{C}$ 4.0 | 21.0 | | 12.7 | - | ns | | 190 | RAS deassertion to CAS assertion (refresh) | t <sub>RPC</sub> | 1.25 × T <sub>C</sub> 4.0 | 58.5 | | 37.7 | | ns | DSP56367 Technical Data, Rev. 2.1 3-22 Freescale Semiconductor Table 3-11 DRAM Out-of-Page and Refresh Timings, Four Wait States<sup>1, 2</sup> (continued) | No. | Characteristics | Symbol | Expression | 20 MHz <sup>3</sup> | | 30 MHz <sup>3</sup> | | Unit | |-----|-----------------------------------------------|------------------|-------------------------|---------------------|-------|---------------------|-------|------| | NO. | Onal acteristics | <b>G</b> y261 | Lxpression | Min | Max | Min | Max | | | 191 | RD assertion to RAS deassertion | t <sub>ROH</sub> | $4.5 \times T_{C}$ 4.0 | 221.0 | _ | 146.0 | _ | ns | | 192 | RD assertion to data valid | t <sub>GA</sub> | 4 × T <sub>C</sub> 7.5 | _ | 192.5 | _ | 125.8 | ns | | 193 | RD deassertion to data not valid <sup>4</sup> | t <sub>GZ</sub> | | 0.0 | _ | 0.0 | _ | ns | | 194 | WR assertion to data active | | $0.75 \times T_{C}$ 0.3 | 37.2 | _ | 24.7 | _ | ns | | 195 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | _ | 12.5 | _ | 8.3 | ns | <sup>&</sup>lt;sup>1</sup> The number of wait states for out of page access is specified in the DCR. Table 3-12 DRAM Out-of-Page and Refresh Timings, Eleven Wait States 1, 2, 3 | No. | Characteristics | Symbol | Evareccien | 100 | MHz | Unit | |-----|----------------------------------------------------|------------------|---------------------------|-------|------|------| | NO. | Characteristics | Symbol | Expression | Min | Max | Onit | | 157 | Random read or write cycle time | t <sub>RC</sub> | 12 × T <sub>C</sub> | 120.0 | _ | ns | | 158 | RAS assertion to data valid (read) | t <sub>RAC</sub> | 6.25 × T <sub>C</sub> 7.0 | _ | 55.5 | ns | | 159 | CAS assertion to data valid (read) | t <sub>CAC</sub> | 3.75 × T <sub>C</sub> 7.0 | _ | 30.5 | ns | | 160 | Column address valid to data valid (read) | t <sub>AA</sub> | 4.5 × T <sub>C</sub> 7.0 | _ | 38.0 | ns | | 161 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | | 0.0 | _ | ns | | 162 | RAS deassertion to RAS assertion | t <sub>RP</sub> | 4.25 × T <sub>C</sub> 4.0 | 38.5 | _ | ns | | 163 | RAS assertion pulse width | t <sub>RAS</sub> | 7.75 × T <sub>C</sub> 4.0 | 73.5 | _ | ns | | 164 | CAS assertion to RAS deassertion | t <sub>RSH</sub> | 5.25 × T <sub>C</sub> 4.0 | 48.5 | _ | ns | | 165 | RAS assertion to CAS deassertion | t <sub>CSH</sub> | 6.25 × T <sub>C</sub> 4.0 | 58.5 | _ | ns | | 166 | CAS assertion pulse width | t <sub>CAS</sub> | $3.75 \times T_{C}$ 4.0 | 33.5 | _ | ns | | 167 | RAS assertion to CAS assertion | t <sub>RCD</sub> | $2.5 \times T_{C}$ 4.0 | 21.0 | 29.0 | ns | | 168 | RAS assertion to column address valid | t <sub>RAD</sub> | 1.75 × T <sub>C</sub> 4.0 | 13.5 | 21.5 | ns | | 169 | CAS deassertion to RAS assertion | t <sub>CRP</sub> | 5.75 × T <sub>C</sub> 4.0 | 53.5 | _ | ns | | 170 | CAS deassertion pulse width | t <sub>CP</sub> | 4.25 × T <sub>C</sub> 4.0 | 38.5 | _ | ns | | 171 | Row address valid to RAS assertion | t <sub>ASR</sub> | 4.25 × T <sub>C</sub> 4.0 | 38.5 | _ | ns | | 172 | RAS assertion to row address not valid | t <sub>RAH</sub> | 1.75 × T <sub>C</sub> 4.0 | 13.5 | _ | ns | DSP56367 Technical Data, Rev. 2.1 <sup>&</sup>lt;sup>2</sup> The refresh period is specified in the DCR. <sup>&</sup>lt;sup>3</sup> Reduced DSP clock speed allows use of DRAM out-of-page access with four Wait states (Figure 3-14). $<sup>^4</sup>$ $\overline{\text{RD}}$ deassertion will always occur after $\overline{\text{CAS}}$ deassertion; therefore, the restricted timing is $t_{\text{OFF}}$ and not $t_{\text{GZ}}$ . Table 3-12 DRAM Out-of-Page and Refresh Timings, Eleven Wait States<sup>1, 2, 3</sup> (continued) | No | Characteristics | Cumbal | Evareccien | 100 | MHz | Unit | |-----|-----------------------------------------------|------------------|----------------------------|-------|------|------| | No. | Characteristics | Symbol | Expression | Min | Max | Unit | | 173 | Column address valid to CAS assertion | t <sub>ASC</sub> | 0.75 × T <sub>C</sub> 4.0 | 3.5 | _ | ns | | 174 | CAS assertion to column address not valid | t <sub>CAH</sub> | 5.25 × T <sub>C</sub> 4.0 | 48.5 | _ | ns | | 175 | RAS assertion to column address not valid | t <sub>AR</sub> | 7.75 × T <sub>C</sub> 4.0 | 73.5 | _ | ns | | 176 | Column address valid to RAS deassertion | t <sub>RAL</sub> | 6 × T <sub>C</sub> 4.0 | 56.0 | _ | ns | | 177 | WR deassertion to CAS assertion | t <sub>RCS</sub> | 3.0 × T <sub>C</sub> 4.0 | 26.0 | _ | ns | | 178 | CAS deassertion to WR <sup>4</sup> assertion | t <sub>RCH</sub> | 1.75 × T <sub>C</sub> 4.0 | 13.5 | _ | ns | | 179 | RAS deassertion to WR <sup>4</sup> assertion | t <sub>RRH</sub> | 0.25 × T <sub>C</sub> 2.0 | 0.5 | _ | ns | | 180 | CAS assertion to WR deassertion | t <sub>WCH</sub> | 5 × T <sub>C</sub> 4.2 | 45.8 | _ | ns | | 181 | RAS assertion to WR deassertion | t <sub>WCR</sub> | 7.5 × T <sub>C</sub> 4.2 | 70.8 | _ | ns | | 182 | WR assertion pulse width | t <sub>WP</sub> | 11.5 × T <sub>C</sub> 4.5 | 110.5 | _ | ns | | 183 | WR assertion to RAS deassertion | t <sub>RWL</sub> | 11.75 × T <sub>C</sub> 4.3 | 113.2 | _ | ns | | 184 | WR assertion to CAS deassertion | t <sub>CWL</sub> | 10.25 × T <sub>C</sub> 4.3 | 103.2 | _ | ns | | 185 | Data valid to CAS assertion (write) | t <sub>DS</sub> | 5.75 × T <sub>C</sub> 4.0 | 53.5 | _ | ns | | 186 | CAS assertion to data not valid (write) | t <sub>DH</sub> | 5.25 × T <sub>C</sub> 4.0 | 48.5 | _ | ns | | 187 | RAS assertion to data not valid (write) | t <sub>DHR</sub> | $7.75 \times T_{C}$ 4.0 | 73.5 | _ | ns | | 188 | WR assertion to CAS assertion | t <sub>WCS</sub> | 6.5 × T <sub>C</sub> 4.3 | 60.7 | _ | ns | | 189 | CAS assertion to RAS assertion (refresh) | t <sub>CSR</sub> | 1.5 × T <sub>C</sub> 4.0 | 11.0 | _ | ns | | 190 | RAS deassertion to CAS assertion (refresh) | t <sub>RPC</sub> | $2.75 \times T_{C}$ 4.0 | 23.5 | _ | ns | | 191 | RD assertion to RAS deassertion | t <sub>ROH</sub> | 11.5 × T <sub>C</sub> 4.0 | 111.0 | _ | ns | | 192 | RD assertion to data valid | t <sub>GA</sub> | 10 × T <sub>C</sub> 7.0 | _ | 93.0 | ns | | 193 | RD deassertion to data not valid <sup>5</sup> | t <sub>GZ</sub> | | 0.0 | _ | ns | | 194 | WR assertion to data active | | 0.75 × T <sub>C</sub> 0.3 | 7.2 | _ | ns | | 195 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | _ | 2.5 | ns | <sup>1</sup> The number of wait states for out-of-page access is specified in the DCR. 3-24 Freescale Semiconductor <sup>&</sup>lt;sup>2</sup> The refresh period is specified in the DCR. $<sup>^{3}\,</sup>$ The asynchronous delays specified in the expressions are valid for DSP56367. $<sup>^{4}</sup>$ Either $t_{RCH}$ or $t_{RRH}$ must be satisfied for read cycles. $<sup>^{5}</sup>$ $\overline{\text{RD}}$ deassertion will always occur after $\overline{\text{CAS}}$ deassertion; therefore, the restricted timing is $t_{\text{OFF}}$ and not $t_{\text{GZ}}$ . Table 3-13 DRAM Out-of-Page and Refresh Timings, Fifteen Wait States 1, 2 | N. | Observatoristica | Oh. al | F3 | 100 | MHz | 1121 | |-----|----------------------------------------------------|------------------|---------------------------|-------|------|------| | No. | Characteristics | Symbol | Expression <sup>3</sup> | Min | Max | Unit | | 157 | Random read or write cycle time | t <sub>RC</sub> | 16 × T <sub>C</sub> | 160.0 | _ | ns | | 158 | RAS assertion to data valid (read) | t <sub>RAC</sub> | 8.25 × T <sub>C</sub> 5.7 | _ | 76.8 | ns | | 159 | CAS assertion to data valid (read) | t <sub>CAC</sub> | 4.75 × T <sub>C</sub> 5.7 | _ | 41.8 | ns | | 160 | Column address valid to data valid (read) | t <sub>AA</sub> | 5.5 × T <sub>C</sub> 5.7 | _ | 49.3 | ns | | 161 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> | 0.0 | 0.0 | _ | ns | | 162 | RAS deassertion to RAS assertion | t <sub>RP</sub> | 6.25 × T <sub>C</sub> 4.0 | 58.5 | _ | ns | | 163 | RAS assertion pulse width | t <sub>RAS</sub> | 9.75 × T <sub>C</sub> 4.0 | 93.5 | _ | ns | | 164 | CAS assertion to RAS deassertion | t <sub>RSH</sub> | 6.25 × T <sub>C</sub> 4.0 | 58.5 | _ | ns | | 165 | RAS assertion to CAS deassertion | t <sub>CSH</sub> | 8.25 × T <sub>C</sub> 4.0 | 78.5 | _ | ns | | 166 | CAS assertion pulse width | t <sub>CAS</sub> | 4.75 × T <sub>C</sub> 4.0 | 43.5 | _ | ns | | 167 | RAS assertion to CAS assertion | t <sub>RCD</sub> | 3.5 × T <sub>C</sub> 2 | 33.0 | 37.0 | ns | | 168 | RAS assertion to column address valid | t <sub>RAD</sub> | 2.75 × T <sub>C</sub> 2 | 25.5 | 29.5 | ns | | 169 | CAS deassertion to RAS assertion | t <sub>CRP</sub> | 7.75 × T <sub>C</sub> 4.0 | 73.5 | _ | ns | | 170 | CAS deassertion pulse width | t <sub>CP</sub> | $6.25 \times T_{C} - 6.0$ | 56.5 | _ | ns | | 171 | Row address valid to RAS assertion | t <sub>ASR</sub> | 6.25 × T <sub>C</sub> 4.0 | 58.5 | _ | ns | | 172 | RAS assertion to row address not valid | t <sub>RAH</sub> | 2.75 × T <sub>C</sub> 4.0 | 23.5 | _ | ns | | 173 | Column address valid to CAS assertion | t <sub>ASC</sub> | $0.75 \times T_{C}$ 4.0 | 3.5 | _ | ns | | 174 | CAS assertion to column address not valid | t <sub>CAH</sub> | 6.25 × T <sub>C</sub> 4.0 | 58.5 | _ | ns | | 175 | RAS assertion to column address not valid | t <sub>AR</sub> | 9.75 × T <sub>C</sub> 4.0 | 93.5 | _ | ns | | 176 | Column address valid to RAS deassertion | t <sub>RAL</sub> | 7 × T <sub>C</sub> 4.0 | 66.0 | _ | ns | | 177 | WR deassertion to CAS assertion | t <sub>RCS</sub> | 5 × T <sub>C</sub> 3.8 | 46.2 | _ | ns | | 178 | CAS deassertion to WR <sup>4</sup> assertion | t <sub>RCH</sub> | $1.75 \times T_{C} - 3.7$ | 13.8 | _ | ns | | 179 | RAS deassertion to WR <sup>4</sup> assertion | t <sub>RRH</sub> | $0.25 \times T_{C}$ 2.0 | 0.5 | _ | ns | | 180 | CAS assertion to WR deassertion | t <sub>WCH</sub> | 6 × T <sub>C</sub> 4.2 | 55.8 | _ | ns | | 181 | RAS assertion to WR deassertion | t <sub>WCR</sub> | 9.5 × T <sub>C</sub> 4.2 | 90.8 | _ | ns | | 182 | WR assertion pulse width | t <sub>WP</sub> | 15.5 × T <sub>C</sub> 4.5 | 150.5 | _ | ns | Table 3-13 DRAM Out-of-Page and Refresh Timings, Fifteen Wait States<sup>1, 2</sup> (continued) | No. | Characteristics | Symbol | Expression <sup>3</sup> | 100 | MHz | Unit | |-----|-----------------------------------------------|------------------|----------------------------|-------|-------|------| | NO. | Characteristics | Syllibol | Expression | Min | Max | Onit | | 183 | WR assertion to RAS deassertion | t <sub>RWL</sub> | 15.75 × T <sub>C</sub> 4.3 | 153.2 | _ | ns | | 184 | WR assertion to CAS deassertion | t <sub>CWL</sub> | 14.25 × T <sub>C</sub> 4.3 | 138.2 | _ | ns | | 185 | Data valid to CAS assertion (write) | t <sub>DS</sub> | 8.75 × T <sub>C</sub> 4.0 | 83.5 | _ | ns | | 186 | CAS assertion to data not valid (write) | t <sub>DH</sub> | $6.25 \times T_{C}$ 4.0 | 58.5 | _ | ns | | 187 | RAS assertion to data not valid (write) | t <sub>DHR</sub> | 9.75 × T <sub>C</sub> 4.0 | 93.5 | _ | ns | | 188 | WR assertion to CAS assertion | t <sub>WCS</sub> | 9.5 × T <sub>C</sub> 4.3 | 90.7 | _ | ns | | 189 | CAS assertion to RAS assertion (refresh) | t <sub>CSR</sub> | 1.5 × T <sub>C</sub> 4.0 | 11.0 | _ | ns | | 190 | RAS deassertion to CAS assertion (refresh) | t <sub>RPC</sub> | 4.75 × T <sub>C</sub> 4.0 | 43.5 | _ | ns | | 191 | RD assertion to RAS deassertion | t <sub>ROH</sub> | 15.5 × T <sub>C</sub> 4.0 | 151.0 | _ | ns | | 192 | RD assertion to data valid | t <sub>GA</sub> | 14 × T <sub>C</sub> 5.7 | _ | 134.3 | ns | | 193 | RD deassertion to data not valid <sup>5</sup> | t <sub>GZ</sub> | | 0.0 | _ | ns | | 194 | WR assertion to data active | | $0.75 \times T_{C} - 1.5$ | 6.0 | _ | ns | | 195 | WR deassertion to data high impedance | | 0.25 × T <sub>C</sub> | _ | 2.5 | ns | The number of wait states for an out-of-page access is specified in the DCR. <sup>&</sup>lt;sup>2</sup> The refresh period is specified in the DCR. <sup>&</sup>lt;sup>3</sup> An expression is used to compute the maximum or minimum value listed (or both if the expression includes ±). <sup>&</sup>lt;sup>4</sup> Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for read cycles. $<sup>^{5}</sup>$ $\overline{\text{RD}}$ deassertion always occurs after $\overline{\text{CAS}}$ deassertion; therefore, the restricted timing is $t_{\text{OFF}}$ and not $t_{\text{GZ}}$ . Figure 3-15 DRAM Out-of-Page Read Access Figure 3-16 DRAM Out-of-Page Write Access 3-28 Freescale Semiconductor Figure 3-17 DRAM Refresh Access ### 3.10.3 Arbitration Timings Table 3-14 Asynchronous Bus Arbitration Timing<sup>1, 2, 3</sup> | No. | Characteristics | Expression | 150 | Unit | | |-----|---------------------------------------------|--------------|------|------|-------| | | | Expression | Min | Max | Oilit | | 250 | BB assertion window from BG input negation. | 2 .5* Tc + 5 | _ | 21.7 | ns | | 251 | Delay from BB assertion to BG assertion | 2 * Tc + 5 | 18.3 | _ | ns | <sup>&</sup>lt;sup>1</sup> Bit 13 in the OMR register must be set to enter Asynchronous Arbitration mode. $<sup>^{2}\,</sup>$ If Asynchronous Arbitration mode is active, none of the timings in Table~3-14 is required. <sup>&</sup>lt;sup>3</sup> In order to guarantee timings 250, and 251, it is recommended to assert $\overline{BG}$ inputs to different 56300 devices (on the same bus) in a non overlap manner as shown in Figure 3-18. Figure 3-18 Asynchronous Bus Arbitration Timing Figure 3-19 Asynchronous Bus Arbitration Timing ### 3.10.4 Background explanation for Asynchronous Bus Arbitration: The asynchronous bus arbitration is enabled by internal synchronization circuits on $\overline{BG}$ and $\overline{BB}$ inputs. These synchronization circuits add delay from the external signal until it is exposed to internal logic. As a result of this delay, a 56300 part may assume mastership and assert $\overline{BB}$ for some time after $\overline{BG}$ is negated. This is the reason for timing 250. Once $\overline{BB}$ is asserted, there is a synchronization delay from $\overline{BB}$ assertion to the time this assertion is exposed to other 56300 components which are potential masters on the same bus. If $\overline{BG}$ input is asserted before that time, a situation of $\overline{BG}$ asserted, and $\overline{BB}$ negated, may cause another 56300 component to assume mastership at the same time. Therefore some non-overlap period between one $\overline{BG}$ input active to another $\overline{BG}$ input active is required. Timing 251 ensures that such a situation is avoided. # 3.11 Parallel Host Interface (HDI08) Timing Table 3-15 Host Interface (HDI08) Timing<sup>1, 2, 3</sup> | No. | Characteristics | Expression | 150 | MHz | Unit | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------|-------------|------| | NO. | Characteristics | Expression | Min | Max | Onit | | 317 | Read data strobe assertion width <sup>4</sup> HACK read assertion width | T <sub>C</sub> + 9.9 | 16.7 | _ | ns | | 318 | Read data strobe deassertion width <sup>4</sup> HACK read deassertion width | _ | 9.9 | _ | ns | | 319 | Read data strobe deassertion width <sup>4</sup> after "Last Data Register" reads <sup>5, 6</sup> , or between two consecutive CVR, ICR, or ISR reads <sup>7</sup> HACK deassertion width after "Last Data Register" reads <sup>5, 6</sup> | $2.5 \times T_{C} + 6.6$ | 23.3 | _ | ns | | 320 | Write data strobe assertion width <sup>8</sup> HACK write assertion width | _ | 13.2 | _ | ns | | 321 | Write data strobe deassertion width <sup>8</sup> HACK write deassertion width • after ICR, CVR and "Last Data Register" writes <sup>5</sup> • after IVR writes, or • after TXH:TXM writes (with HBE=0), or • after TXL:TXM writes (with HBE=1) | 2.5 × T <sub>C</sub> + 6.6 | 23.3<br>16.5 | _<br>_<br>_ | ns | | 322 | HAS assertion width | _ | 9.9 | _ | ns | | 323 | HAS deassertion to data strobe assertion <sup>9</sup> | _ | 0.0 | _ | ns | | 324 | Host data input setup time before write data strobe deassertion <sup>8</sup> Host data input setup time before HACK write deassertion | _ | 9.9 | _ | ns | | 325 | Host data input hold time after write data strobe deassertion <sup>8</sup> Host data input hold time after HACK write deassertion | _ | 3.3 | _ | ns | | 326 | Read data strobe assertion to output data active from high impedance <sup>4</sup> HACK read assertion to output data active from high impedance | _ | 3.3 | _ | ns | | 327 | Read data strobe assertion to output data valid HACK read assertion to output data valid | _ | _ | 24.2 | ns | | 328 | Read data strobe deassertion to output data high impedance <sup>4</sup> HACK read deassertion to output data high impedance | _ | _ | 9.9 | ns | | 329 | Output data hold time after read data strobe deassertion <sup>4</sup> Output data hold time after HACK read deassertion | _ | 3.3 | _ | ns | | 330 | HCS assertion to read data strobe deassertion <sup>4</sup> | T <sub>C</sub> +9.9 | 16.7 | _ | ns | | 331 | HCS assertion to write data strobe deassertion <sup>8</sup> | _ | 9.9 | _ | ns | | | | | | | | ### Parallel Host Interface (HDI08) Timing Table 3-15 Host Interface (HDI08) Timing<sup>1, 2, 3</sup> (continued) | No. | Characteristics | Expression | 150 MHz | | Unit | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------|-------|------| | NO. | Characteristics | Expression | Min | Max | Unit | | 332 | HCS assertion to output data valid | _ | _ | 19.1 | ns | | 333 | HCS hold time after data strobe deassertion9 | _ | 0.0 | _ | ns | | 334 | Address (AD7–AD0) setup time before HAS deassertion (HMUX=1) | _ | 4.7 | _ | ns | | 335 | Address (AD7–AD0) hold time after HAS deassertion (HMUX=1) | _ | 3.3 | _ | ns | | 336 | A10–A8 (HMUX=1), A2–A0 (HMUX=0), HR/W setup time before data strobe assertion <sup>9</sup> | | | | ns | | | • Read | _ | 0 | _ | | | | Write | | 4.7 | _ | | | 337 | 7 A10–A8 (HMUX=1), A2–A0 (HMUX=0), HR/W hold time after data strobe deassertion <sup>9</sup> | | 3.3 | _ | ns | | 338 | Delay from read data strobe deassertion to host request assertion for "Last T $_{ m C}$ Data Register" read $^{4,\;5,\;10}$ | | 6.7 | _ | ns | | 339 | Delay from write data strobe deassertion to host request assertion for "Last Data Register" write <sup>5, 8, 10</sup> | 2×T <sub>C</sub> | 13.4 | _ | ns | | 340 | Delay from data strobe assertion to host request deassertion for "Last Data Register" read or write $(HROD = 0)^{5, 9, 10}$ | _ | _ | 19.1 | ns | | 341 | Delay from data strobe assertion to host request deassertion for "Last Data Register" read or write (HROD = 1, open drain Host Request) <sup>5, 9, 10, 11</sup> | _ | _ | 300.0 | ns | | 342 | Delay from DMA HACK deassertion to HOREQ assertion | | | | ns | | | For "Last Data Register" read <sup>5</sup> | 2 x T <sub>C</sub> + 19.1 | 32.5 | _ | | | | For "Last Data Register" write <sup>5</sup> | $1.5 \times T_{C} + 19.1$ | 29.2 | _ | | | | For other cases | | 0.0 | _ | | | 343 | Delay from DMA HACK assertion to HOREQ deassertion • HROD = 0 <sup>5</sup> | _ | _ | 20.2 | ns | | 344 | Delay from DMA HACK assertion to HOREQ deassertion for "Last Data Register" read or write • HROD = 1, open drain Host Request <sup>5, 11</sup> | | _ | 300.0 | ns | <sup>&</sup>lt;sup>1</sup> See Host Port Usage Considerations in the DSP56367 User's Manual. ### DSP56367 Technical Data, Rev. 2.1 3-32 Freescale Semiconductor <sup>&</sup>lt;sup>2</sup> In the timing diagrams below, the controls pins are drawn as active low. The pin polarity is programmable. $<sup>^{3}</sup>$ V<sub>CC</sub> = 1.8 V ± 5%; T<sub>J</sub> = -40°C to +95°C, C<sub>I</sub> = 50 pF <sup>&</sup>lt;sup>4</sup> The read data strobe is HRD in the dual data strobe mode and HDS in the single data strobe mode. <sup>&</sup>lt;sup>5</sup> The "last data register" is the register at address \$7, which is the last location to be read or written in data transfers. <sup>&</sup>lt;sup>6</sup> This timing is applicable only if a read from the "last data register" is followed by a read from the RXL, RXM, or RXH registers without first polling RXDF or HREQ bits, or waiting for the assertion of the HOREQ signal. This timing is applicable only if two consecutive reads from one of these registers are executed. <sup>&</sup>lt;sup>8</sup> The write data strobe is HWR in the dual data strobe mode and HDS in the single data strobe mode. - The data strobe is host read (HRD) or host write (HWR) in the dual data strobe mode and host data strobe (HDS) in the single data strobe mode. - <sup>10</sup> The host request is HOREQ in the single host request mode and HRRQ and HTRQ in the double host request mode. - <sup>11</sup> In this calculation, the host request signal is pulled up by a 4.7 k resistor in the open-drain mode. Figure 3-20 Host Interrupt Vector Register (IVR) Read Timing Diagram Figure 3-21 Read Timing Diagram, Non-Multiplexed Bus DSP56367 Technical Data, Rev. 2.1 ### Parallel Host Interface (HDI08) Timing Figure 3-22 Write Timing Diagram, Non-Multiplexed Bus Figure 3-23 Read Timing Diagram, Multiplexed Bus ### Parallel Host Interface (HDI08) Timing Figure 3-24 Write Timing Diagram, Multiplexed Bus Figure 3-25 Host DMA Write Timing Diagram 3-36 Freescale Semiconductor Figure 3-26 Host DMA Read Timing Diagram ## 3.12 Serial Host Interface SPI Protocol Timing Table 3-16 Serial Host Interface SPI Protocol Timing | No. | Characteristics <sup>1</sup> | Mode | Filter<br>Mode | Expression <sup>2</sup> | Min | Max | Unit | |-----|-------------------------------------------------------|--------|----------------|------------------------------|-------|-----|------| | 140 | Tolerable spike width on clock or data in | _ | Bypassed | _ | _ | 0 | ns | | | | | Narrow | _ | _ | 50 | | | | | | Wide | _ | _ | 100 | | | 141 | Minimum serial clock cycle = t <sub>SPICC</sub> (min) | Master | Bypassed | 6 × TC+46 | 86.2 | _ | ns | | | | | Narrow | 6 × T <sub>C</sub> +152 | 192.2 | _ | | | | | | Wide | 6 × T <sub>C</sub> +223 | 263.2 | _ | | | 142 | Serial clock high period | Master | Bypassed | 0.5 × t <sub>SPICC</sub> -10 | 38 | | ns | | | | | Narrow | 0.5 × t <sub>SPICC</sub> -10 | 91 | _ | | | | | | Wide | 0.5 × t <sub>SPICC</sub> –10 | 126.5 | _ | | | | | Slave | Bypassed | 2.5 × T <sub>C</sub> + 12 | 28.8 | | ns | | | | | Narrow | 2.5 x T <sub>C</sub> + 102 | 118.8 | _ | | | | | | Wide | 2.5 × T <sub>C</sub> + 189 | 205.8 | _ | | | 143 | Serial clock low period | Master | Bypassed | 0.5 × t <sub>SPICC</sub> -10 | 38 | | ns | | | | | Narrow | 0.5 × t <sub>SPICC</sub> -10 | | | | | | | | Wide | 0.5 × t <sub>SPICC</sub> –10 | | | | | | | Slave | Bypassed | 2.5 x T <sub>C</sub> + 12 | 28.8 | _ | ns | | | | | Narrow | 2.5 × T <sub>C</sub> + 102 | 118.8 | _ | | | | | | Wide | 2.5 × T <sub>C</sub> + 189 | 205.8 | _ | | ### **Serial Host Interface SPI Protocol Timing** Table 3-16 Serial Host Interface SPI Protocol Timing (continued) | No. | Characteristics <sup>1</sup> | Mode | Filter<br>Mode | Expression <sup>2</sup> | Min | Max | Unit | |-----|-----------------------------------------------------------------|------------------|----------------------------|---------------------------------------------------------------------------------|-----------------------|------------------------|------| | 144 | Serial clock rise/fall time | Master<br>Slave | _<br>_ | _<br>_ | _ | 10<br>2000 | ns | | 146 | SS assertion to first SCK edge CPHA = 0 | Slave | Bypassed<br>Narrow<br>Wide | 3.5 × T <sub>C</sub> + 15<br>0<br>0 | 38.5<br>0<br>0 | | ns | | | CPHA = 1 | Slave | Bypassed<br>Narrow<br>Wide | 10<br>0<br>0 | 10<br>0<br>0 | | ns | | 147 | Last SCK edge to SS not asserted | Slave | Bypassed<br>Narrow<br>Wide | 12<br>102<br>189 | 12<br>102<br>189 | _<br> | ns | | 148 | Data input valid to SCK edge (data input set-up time) | Master/<br>Slave | Bypassed<br>Narrow<br>Wide | 0<br>MAX{(20-T <sub>C</sub> ), 0}<br>MAX{(40-T <sub>C</sub> ), 0} | 0<br>13.3<br>33.3 | _<br>_<br>_ | ns | | 149 | SCK last sampling edge to data input not valid | Master/<br>Slave | Bypassed<br>Narrow<br>Wide | $2.5 \times T_{C} + 10$<br>$2.5 \times T_{C} + 30$<br>$2.5 \times T_{C} + 50$ | 26.8<br>46.8<br>66.8 | | ns | | 150 | SS assertion to data out active | Slave | _ | 2 | 2 | _ | ns | | 151 | SS deassertion to data high impedance <sup>3</sup> | Slave | _ | 9 | _ | 9 | ns | | 152 | SCK edge to data out valid (data out delay time) | Master/<br>Slave | Bypassed<br>Narrow<br>Wide | $2 \times T_C + 33$<br>$2 \times T_C + 123$<br>$2 \times T_C + 210$ | _<br>_<br>_ | 46.4<br>136.4<br>223.4 | ns | | 153 | SCK edge to data out not valid (data out hold time) | Master/<br>Slave | Bypassed<br>Narrow<br>Wide | T <sub>C</sub> + 5<br>T <sub>C</sub> + 55<br>T <sub>C</sub> + 106 | 11.7<br>61.7<br>112.7 | _<br> | ns | | 154 | SS assertion to data out valid (CPHA = 0) | Slave | _ | T <sub>C</sub> + 33 | _ | 39.7 | ns | | 157 | First SCK sampling edge to HREQ output deassertion | Slave | Bypassed<br>Narrow<br>Wide | $2.5 \times T_{C} + 30$<br>$2.5 \times T_{C} + 120$<br>$2.5 \times T_{C} + 217$ | _<br>_<br>_ | 46.8<br>136.8<br>233.8 | ns | | 158 | Last SCK sampling edge to HREQ output not deasserted (CPHA = 1) | Slave | Bypassed<br>Narrow<br>Wide | $2.5 \times T_{C} + 30$<br>$2.5 \times T_{C} + 80$<br>$2.5 \times T_{C} + 136$ | 46.8<br>96.8<br>152.8 | _<br>_<br>_ | ns | | 159 | SS deassertion to HREQ output not deasserted (CPHA = 0) | Slave | _ | 2.5 × T <sub>C</sub> + 30 | 46.8 | _ | ns | 3-38 Freescale Semiconductor | No. | Characteristics <sup>1</sup> | Mode | Filter<br>Mode | Expression <sup>2</sup> | Min | Max | Unit | |-----|--------------------------------------------------------------------------------|--------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------| | 160 | $\overline{SS}$ deassertion pulse width (CPHA = 0) | Slave | _ | T <sub>C</sub> + 6 | 12.7 | | ns | | 161 | HREQ in assertion to first SCK edge | Master | Bypassed<br>Narrow<br>Wide | $0.5 \times t_{SPICC} + 2.5 \times T_{C} + 43$<br>$0.5 \times t_{SPICC} + 2.5 \times T_{C} + 43$<br>$0.5 \times t_{SPICC} + 2.5 \times T_{C} + 43$ | 160.8 | | ns | | 162 | HREQ in deassertion to last SCK sampling edge (HREQ in set-up time) (CPHA = 1) | Master | _ | 0 | 0 | | ns | | 163 | First SCK edge to HREQ in not asserted (HREQ in hold time) | Master | _ | 0 | 0 | | ns | $<sup>^{1}</sup>$ V<sub>CC</sub> = 1.8 V ± 5%; T<sub>J</sub> = -40°C to +95°C, C<sub>L</sub> = 50 pF <sup>&</sup>lt;sup>3</sup> Periodically sampled, not 100% tested Figure 3-27 SPI Master Timing (CPHA = 0) DSP56367 Technical Data, Rev. 2.1 The timing values calculated are based on simulation data at 150MHz. Tester restrictions limit SHI testing to lower clock frequencies. ### **Serial Host Interface SPI Protocol Timing** Figure 3-28 SPI Master Timing (CPHA = 1) Figure 3-29 SPI Slave Timing (CPHA = 0) ### Serial Host Interface (SHI SS (Input) SCK (CPOL = 0) (Input)\_\_\_ SCK (CPOL = 1) (Input) Figure 3-30 SPI Slave Timing (CPHA = 1) # 3.13 Serial Host Interface (SHI) I<sup>2</sup>C Protocol Timing Table 3-17 SHI I<sup>2</sup>C Protocol Timing | | Standard I <sup>2</sup> C | | | | | | | | | |-----|-------------------------------------|-----------------------|--------------------------|-----|---------------------------|-----|------|--|--| | No. | Characteristics <sup>1, 2, 3</sup> | Symbol/<br>Expression | Standard <sup>4, 5</sup> | | Fast-Mode <sup>5, 6</sup> | | Unit | | | | NO. | | | Min | Max | Min | Max | | | | | | Tolerable spike width on SCL or SDA | _ | | | | | ns | | | | | Filters bypassed | | | 0 | _ | 0 | | | | | | Narrow filters enabled | | _ | 50 | _ | 50 | | | | | | Wide filters enabled | | _ | 100 | _ | 100 | | | | | 171 | SCL clock frequency | F <sub>SCL</sub> | _ | 100 | _ | 400 | kHz | | | | 171 | SCL clock cycle | T <sub>SCL</sub> | 10 | _ | 2.5 | _ | μs | | | | 172 | Bus free time | T <sub>BUF</sub> | 4.7 | _ | 1.3 | _ | μs | | | | 173 | Start condition set-up time | T <sub>SU;STA</sub> | 4.7 | _ | 0.6 | _ | μs | | | | 174 | Start condition hold time | T <sub>HD;STA</sub> | 4.0 | _ | 0.6 | _ | μs | | | DSP56367 Technical Data, Rev. 2.1